|  |   |            | 4  |          |  |
|--|---|------------|----|----------|--|
|  |   | Table      | of | Contents |  |
|  | 1 | TITLE PAGE |    |          |  |
|  | 2 | NOTES      |    |          |  |
|  | 3 | SHIELD     |    |          |  |
|  | 4 | SENSORS    |    |          |  |
|  |   |            |    |          |  |

|     | 1                                                                                   |            |
|-----|-------------------------------------------------------------------------------------|------------|
|     | Revisions                                                                           |            |
| Rev | Description                                                                         | Date       |
| A   | Release                                                                             | 12-06-2016 |
| В   | Update U2 from FXLS8962AF to FXLS8972CF<br>and using footprint DFN_10_0P4_2X2_NSP_A | 10-16-2017 |

Copyright 2017, by NXP Semiconductors.

The enclosed files are for reference purposes only and are not warranted as to suitability for any other purposes.

## Copyright NXP, 1999-2017 ALL RIGHTS RESERVED

You are hereby granted a copyright license to use, modify the enclosed PCB layout and/or Schematics files, soley in conjunction with the development and marketing of your products whitch use and incorporate microprocessors whitch implement the PowerPC(TM) architecture manufactured by NXP Semiconductors.

No licenses are granted by implication, estoppels or otherwise under any patents or trademarks of NXP Semiconductors.

These files are provided on an "AS IS" basis and without warranty. To the maximum extent permitted by applicable law, NXP DISCLAIMS ALL WARRANTIES WHETHER EXPRESS OR IMPLIED, INCLUDING IMPLIED WARRANTIES OF MECHANTABILTY OR FITNESS FOR A PARTICULAR PURPOSE AND ANY WARRANTY AGAINST INFRINGEMENT WITH REGARD TO THE DESIGN FILES (INCLUDING ANY MODIFIED VERSIONS THEREOF) AND ANY ACCOMPANYING WRITTEN MATERIALS.

To the maximum extent permitted by applicable law, IN NO EVENT SHALL FREESCALE BE LIABLE FOR ANY DAMAGES WHATSOEVER (INCLUDING WITHOUT LIMITATION, DAMAGES FOR LOSS OF BUSINESS PROFITS, BUSINESS INTERRUPTION, LOSS OF BUSINESS INFORMATION, OR OTHER PECUNIARY LOSS) ARISING OF THE USE OR INABILITY TO USE THESE DESIGN FILES.

NXP Semiconductors assumes no responsibility for the maintenance and support of the PCB design files.

NXP, the NXP logo, Freescale and the Freescale logo are trademarks of NXP Semiconductors Netherlands B.V.

## FRDM-STBC-AGMP03



RF, Analog & Sensor Group 6501 William Cannon Drive West Austin, TX 78735-8598

This document contains information proprietary to NXP Semiconductors and shall not be used for engineering des procurement or manufacture in whole or in part without the express written permission of NXP Semiconductors.

|                   | ICAP Classification: CP: IUO: X PUBI:                   |  |  |  |
|-------------------|---------------------------------------------------------|--|--|--|
| Designer:         | Drawing Title:                                          |  |  |  |
| Aswin S           | FRDM-STBC-AGMP03                                        |  |  |  |
| Drawn by:         | Page Title:<br>TITLE PAGE                               |  |  |  |
| Approved:<br>Team | Size Document Number Rev   B SCH-29427 PDF: SPF-29427 B |  |  |  |
|                   | Date: Monday, October 16, 2017 Sheet 1 of 4             |  |  |  |

1. Unless Otherwise Specified: All resistors are in ohms, 5%, 1/8 Watt All capacitors are in uF, 20%, 50V All voltages are DC All polarized capacitors are aluminum electrolytic 2. Interrupted lines coded with the same letter or letter combinations are electrically connected. 3. Device type number is for reference only. The number varies with the manufacturer. 4. Special signal usage: \_B Denotes - Active-Low Signal <> or [] Denotes - Vectored Signals 5. Interpret diagram in accordance with American National Standards Institute specifications, current revision, with the exception of logic block symbology. MAG3110 MPL3115 FXAS21002C FXLS8972CF I2C/SPI I2C/SPI Selectable I2C I2C Selectable through switch through switch One-wire interface Selectable through switch

> ICAP Classification: Drawing Title:

Page Title:

Size B CP: \_\_

NOTES

Document Number

Date: Monday, October 16, 2017

FRDM-STBC-AGMP03

IUO: X

Sheet 2

SCH-29427 PDF: SPF-29427

PUBI:

Rev

В

MCU



SHIELD BOARD ARDUINO HEADER

J3 SKT\_1X8

INT1\_8962\_A RST 21002 C INT1\_3110\_ INT2\_8962\_A INT1\_3110\_C INT2\_8962\_C INT1 3115 VDD INT1\_3115\_C V\_8962\_C INT1\_21002 VDD

RST 21002 A

SHIELD BOARD ARDUINO HEADER

U4

