## **PTN3222HM**

# 1-Port eUSB2 to USB2 Redriver Rev. 1.0 — 16 October 2025

**Product data sheet** 



#### **Document information**

| Information | Content                                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------------------|
| Keywords    | PTN3222HM, I <sup>2</sup> C, eUSB2, USB2, Host role, Device role, Equalization                                      |
| Abstract    | PTN3222HM is a 1-port eUSB2 to USB2 redriver IC that performs translation between eUSB2 and USB2 signaling schemes. |



## 1 General description

PTN3222HM is a 1-port eUSB2 to USB2 redriver IC that performs translation between eUSB2 and USB2 signaling schemes. It is meant to be used in systems that have eUSB2 interface on one side and USB2 interface on the other side. It supports host repeater, device repeater, or dual role repeater function.

PTN3222HM implements Repeater mode (eUSB2 to USB2 redriver) and it supports link power management features. PTN3222HM is targeted to be USB2 compliant and eUSB2 conformant. It supports all three speeds/data rates: Low Speed (1.5 Mbit/s), Full Speed (12 Mbit/s), and High Speed (480 Mbit/s).

PTN3222HM provides a target I<sup>2</sup>C register interface to initialize the required functionality and features as per the platform application need. The I<sup>2</sup>C target address is selectable using a quaternary input pin (that selects one of the four addresses).

It is powered by two power supplies (VDD3V3, VDD1V8) and is available in a QFN12 package (1.75 mm x 2.2 mm and 0.4 mm pitch).

#### 2 Features and benefits

- 1-port eUSB2 to USB2 redriver functionality
- Conforms to USB2 specification along with relevant ECNs
- Conforms to eUSB2 specification v1.1
- · Supports Auto Resume with infinite timeout
- · Supports host only repeater, device only repeater, anddual-mode repeater role
- · Supports all USB2.0 data rates
  - Low-speed operation (1.5 Mbit/s)
  - Full speed operation (12 Mbit/s)
  - High-speed operation (480 Mbit/s)
- Supports RAP accesses for a select set of register accesses
- · Integrated and selectable pullup and pulldown resistors on both eUSB2 and USB2 ends
- · Signal Integrity (SI) configurability
  - eUSB2 TX de-emphasis, RX equalization, RX squelch threshold, TX output swing
  - USB2 HS disconnect detection threshold, RX squelch threshold, RX termination, RX equalization, TX deemphasis, TX slew rate, TX output swing
- Supports BC1.2 power provider CDP configuration capability in host mode
- Low current consumption
  - Supports eUSB2 and USB2 power management
  - Implements Deep Standby mode for lowest power consumption
- Robustness features
  - USB2 data pins tolerate 5.5 V (DC) for 24 hours
  - USB2 data pins withstand short to GND for 24 hours
  - USB2 data pins withstand collision on DP/DN pins due to faulty USB devices
- · GPIOs and high-speed data pins are backpower safe
- The I<sup>2</sup>C target interface supports Standard mode, Fast-mode Plus, and Fast mode
- Power supplies VDD3V3, VDD1V8
- ESD HBM 2 kV CDM 500 V
- Operating ambient temperature range -40 °C to +85 °C
- · Available in QFN12 package

PTN3222HN

## 3 Applications

- eUSB2 to USB2 repeater function in platforms (for example, hosts, devices, hubs, routers, protocol bridges, and so on) with Standard A/Standard B/micro-B/ USB-Type C connector scenarios
  - Host only repeater
  - Device only repeater
  - Dual role repeater (as determined dynamically in the application)

## 4 Ordering information

Table 1 describes the ordering information for PTN3222HM.

Table 1. Ordering information

| Type number | Package |                                                                                                          |           |
|-------------|---------|----------------------------------------------------------------------------------------------------------|-----------|
|             | Name    | Description                                                                                              | Version   |
| PTN3222HM   |         | Plastic, thermal enhanced thin quad flat package; no leads; 12 terminals; 1.75 mm x 2.2 mm; 0.4 mm pitch | SOT2074-1 |

#### 4.1 Ordering options

Table 2 describes the ordering options for PTN3222HM.

Table 2. Ordering options

| Type number | Orderable part number | Package | <b>3</b>              | Minimum<br>order<br>quantity | Temperature                 |
|-------------|-----------------------|---------|-----------------------|------------------------------|-----------------------------|
| PTN3222HM   | PTN3222HMJ            | XQFN12  | Reel dry pack, 13" Q1 | 18000                        | $T_{amb}$ = -40 °C to 85 °C |

#### 4.2 Top side marking

Table 3 describes the top side marking for PTN3222HM.

Table 3. Top side marking

| Line number | Character | Content                | Remarks                                    |
|-------------|-----------|------------------------|--------------------------------------------|
| Line A      | 1         | Pins 1 dot             | Pin 1 indication                           |
|             | 2-3       | Product life cycle     | Product status: • "2H": Production silicon |
| Line B      | 1-3       | Production information | Lot ID                                     |
| Line C      | 1-2       | Production information | Lot ID                                     |
|             | 3         | Production information | Wafer number                               |

## 5 Functional diagram

This section shows the functional block diagram.



## 6 Pinning information

This section provides the pin configuration and description of PTN3222HM.

## 6.1 Pinning

Figure 2 shows the pin configuration of PTN3222HM.



#### 6.2 Pin description

Table 4 provides detailed description of various pins on PTN3222HM.

Table 4. Pin description

| QFN pin | Symbol | Direction | Pad power domain | Туре                | Description                                                                                                                                                                                                                          |
|---------|--------|-----------|------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | DGND   | OUT       |                  | Power               | Digital ground. This pin is connected to a low-noise ground plane and avoids long PCB traces                                                                                                                                         |
| 12      | VDD1V8 | IN        |                  | Power               | 1.8 V power supply. 0.47 µF and 33 pF decoupling capacitors are placed on this pin on the PCB                                                                                                                                        |
| 10      | VDD3V3 | IN        |                  | Power               | 3.3 V power supply. 0.47 µF and 33 pF decoupling capacitors are placed on this pin on the PCB                                                                                                                                        |
| 2       | eDP    | Ю         | VDD1V8           | Analog input/output | Positive terminal of eUSB2 analog transceiver interface                                                                                                                                                                              |
| 11      | ADDR   | IN        | VDD1V8           | Analog input        | Quaternary pin for I <sup>2</sup> C target address selection (sampled once after POR and when power supplies are stable and valid). The external pullup resistor shall be placed close enough to the decoupling capacitors of VDD1V8 |
| 9       | DP     | Ю         | VDD1V8, VDD3V3   | Analog input/output | Positive terminal of USB2 analog transceiver interface DP pin has an internal 2 MΩ pulldown resistor enabled under all situations                                                                                                    |
| 3       | eDN    | Ю         | VDD1V8           | Analog input/output | Negative terminal of eUSB2 analog transceiver interface                                                                                                                                                                              |
| 5       | RST_N  | IN        | VDD1V8           | Digital input       | This is an active LOW input pin. When RST_N is LOW, PTN3222HM's DP and DN pins are put to hi-Z condition and redriver is placed in Deep standby state. When RST_N is HIGH, the redriver is put into repeater mode                    |

Table 4. Pin description...continued

| QFN pin | Symbol | Direction | Pad power domain | Туре                 | Description                                                                                                                                                          |
|---------|--------|-----------|------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8       | DN     | Ю         | VDD1V8, VDD3V3   | Analog input/output  | Negative terminal of USB2 analog transceiver interface DN pin has an internal 2 M $\Omega$ pulldown resistor enabled under all situations                            |
| 4       | AGND   | OUT       |                  | Power                | Analog low noise ground. This pin must connect to PCB ground plane, avoid long PCB traces, and not be routed near noisy circuits                                     |
| 6       | SDA    | Ю         | VDD1V8           | Digital input/output | I <sup>2</sup> C data input/output. There is no internal pullup resistor, and an external pullup resistor to I <sup>2</sup> C pullup voltage must be used on the PCB |
| 7       | SCL    | I         | VDD1V8           | Digital input        | I <sup>2</sup> C clock input. There is no internal pullup resistor, and an external pullup resistor to I <sup>2</sup> C pullup voltage must be used on the PCB       |

## 7 Functional description

PTN3222HM consists of the following major functions:

- · eUSB2 repeater
- · OEM Bypass function
- BC1.2 support
- I<sup>2</sup>C interface
- · Reset schemes

#### 7.1 Reset

PTN3222HM supports the following reset schemes:

- POR
- Software reset

When in reset, PTN3222HM's SCL and SDA IO pins are in high-impedance state to prevent the I<sup>2</sup>C bus from being altered or corrupted in any way.

The RST\_N pin is used to put USB DP/DN IO circuitry is put into hi-Z condition and USB2 pins are pulled down with 2 M $\Omega$  resistors. The redriver is also placed in Deep standby condition. The I<sup>2</sup>C configuration registers are retained except for Link control, Device status, and RAP Signature registers. As long as the system asserts this pin low, the IC is held in this state. When RST\_N is HIGH, then the redriver is put into repeater mode.

#### 7.2 Operating modes

PTN3222HM has several operating modes: a specific operating mode is selected depending on repeater configuration, link, and connection status. <u>Table 5</u> below gives a high-level overview of the major building blocks that are kept powered in different modes.

Table 5. Status of design blocks in different power modes

| Power Mode                          | I <sup>2</sup> C interface | FS/LS front ends      | HS front ends                  |
|-------------------------------------|----------------------------|-----------------------|--------------------------------|
| OFF                                 | OFF                        | OFF                   | OFF                            |
| Deep standby                        | ON                         | OFF                   | OFF                            |
| Connect Detect (Detached condition) | ON                         | ON (SE detector only) | OFF                            |
| L1 sleep                            | ON                         | ON (SE detector only) | HS OFF; only SE detector is ON |

PTN3222HM

All information provided in this document is subject to legal disclaimers.

© 2025 NXP B.V. All rights reserved.

| Table 5. Status of design blocks in different power modescontinued |
|--------------------------------------------------------------------|
|--------------------------------------------------------------------|

| Power Mode   | I <sup>2</sup> C interface | FS/LS front ends      | HS front ends                  |
|--------------|----------------------------|-----------------------|--------------------------------|
| L2 suspend   | ON                         | ON (SE detector only) | HS OFF; only SE detector is ON |
| Active LS/FS | ON                         | ON                    | OFF                            |
| Active HS    | ON                         | OFF                   | ON                             |

#### 7.3 eUSB2 repeater

This subsystem includes eUSB2 analog front end circuitry, repeater state machine, USB2 analog front end circuitry, and the associated power management circuits. The USB2 DP/DN pin have internal 2 M $\Omega$  pulldown resistors enabled under all situations.

PTN3222HM is designed to function as a host repeater or a peripheral repeater. <u>Figure 3</u> illustrates the role transition and associated arcs that enable role change.



Figure 4 illustrates the eUSB2 host repeater usage in a typical host platform application.

On one side, the repeater interfaces with a USB2 peripheral (that is either plugged in directly or via cable/ channel topology). On the system side, it interfaces with the host controller w/eUSB2 PHY.



Figure 5 illustrates the eUSB2 Device repeater usage in a typical peripheral environment.



PTN3222HM implements aggressive power management to optimize on overall power consumption under the various operating modes. It supports USB link power management and supports L1 and L2 power states. In addition, it implements specific features required by [4].

PTN3222HM

PTN3222HM supports RAP – allowing customer facing registers only. The type of access is controlled via an I<sup>2</sup>C register. There is no built-in arbitration support available if and when the same register is being accessed through RAP commands and I<sup>2</sup>C interface. The system application is expected not to issue simultaneous accesses, avoid register overwrites leading to incorrect behavior and response from PTN3222HM.

PTN3222HM accepts RAP messages at any time even though host is expected to issue RAP messages only during initialization. If the host would use RAP messages to read status register(s) or update any control register(s), PTN3222HM does not inhibit or put limits on RAP messages as long as it is in the mode wherein customer I<sup>2</sup>C registers are accessible.

For the Auto resume feature to work, the host software must set bit 1 of LINK CONTROL 2 register (0x03) to 1.

#### 7.3.1 Overvoltage protection on USB2 DP/DN pins

PTN3222HM implements Over Voltage Protection (OVP) circuitry, which activates whenever an OV condition occurs on USB2 DP/DN pins, PTN3222HM operates autonomously without host software intervention. The following describes a possible sequence of steps that can occur due to an OV event:

- 1. PTN3222HM checks DP/DN pin(s) for over voltage condition that is higher than V<sub>OVP,Th</sub> (Low to High Threshold case).It shuts down the USB2 analog IO as long as the event persists
- 2. PTN3222HM enables USB2 analog IO path once the pin voltage falls below V<sub>OVP,Th</sub> (High to Low Threshold case)
- 3. The SoC host and eUSB2 redriver would lose communication with the USB2 entity since the analog path has been disabled
- 4. So, the SoC host can try the following options to reestablish the link
  - a. issue CM. Reset in an attempt to issue a USB Bus Reset or,
  - b. issue Port reset to the local redriver and also toggle VBUS to re-establish the connection and restart the data transport.

Note that option (a) may not be successful depending on the nature of the fault but is the fastest and least aggressive error recovery method. Use of Port Reset and toggling of VBUS are guaranteed to work, but comes with a downside of longer time duration to reestablish the link.

#### 7.4 BC1.2 support

PTN3222HM has a built-in support for enabling CDP (Charging Downstream Port) feature that allows a mobile device to detect and charge at higher current from the host platform. For the BC1.2 support, this IC implements a controlled voltage source that can be enabled on USB2 DN pin via an I<sup>2</sup>C register bit. The host processor can enable this feature via I<sup>2</sup>C during USB disconnect condition. The PTN3222HM can autonomously disable this on a USB connect event and reset this I<sup>2</sup>C configuration bit.

This feature is expected to be applied when in host repeater mode only. However, the PTN3222HM does not inhibit enabling of this feature in device repeater mode.

## 7.5 I<sup>2</sup>C operation

PTN3222HM is an I<sup>2</sup>C target only device, and it responds to I<sup>2</sup>C commands in any operating mode as long as VDD3V3/VDD1V8 supplies are available. PTN3222HM does not support clock stretching but it tolerates other I<sup>2</sup>C targets performing clock stretching under the legal conditions defined by [1]. Also, it does not support I<sup>2</sup>C general call address (and therefore does not issue an acknowledgment), I<sup>2</sup>C Software reset command nor 10-bit addressing. It acknowledges all 128 register offset addresses though there are certain undefined/reserved locations as indicated in the register map.

Each I<sup>2</sup>C operation involving writing to or reading from one or more consecutive registers is referred to as a transaction. Consecutive registers are defined as a series of incrementing register addresses, regardless of whether a given address has a definition in the register map.

A transaction can be a part of a series of transactions addressed to multiple different targets or to the same target repeatedly with different register address offsets, with each transaction separated by repeated-START conditions. PTN3222HM does not inhibit other types of transactions as prescribed in I<sup>2</sup>C specification.

Register address aliasing is not supported in PTN3222HM. When read or write transactions with multiple consecutive registers are performed, the register address rolls over to 0x00 once the maximum register offset of 0xFF is reached.

When an undefined or invalid register address is being addressed for read or write operation, PTN3222HM acknowledges the I<sup>2</sup>C transaction, but returns 0xFF for a read operation, or takes no action for a write operation.

## 7.5.1 I<sup>2</sup>C target address

PTN3222HM's 7-bit I<sup>2</sup>C target address is given in <u>Table 6</u>. Bits 3 and 4 can take one of the four possible values based on the quaternary address selection pin (ADDR).

Table 6. PTN3222HM target address definition

| ADDR pin configuration                                 | Bit 7 Bit 6 Bit 5 |   | Bit 5 | AD    | DR    | Bit 2 | Bit 1 | Bit 0 |
|--------------------------------------------------------|-------------------|---|-------|-------|-------|-------|-------|-------|
|                                                        |                   |   |       | Bit 4 | Bit 3 |       |       |       |
| Connected to 1.8 V supply directly                     | 1                 | 0 | 0     | 0     | 0     | 1     | 1     | R/W   |
| Connected to 1.8 V supply via 56 kΩ (+/-10 %) pull-up  | 1                 | 0 | 0     | 0     | 1     | 1     | 1     | R/W   |
| Connected to 1.8 V supply via 200 kΩ (+/-10 %) pull-up | 1                 | 0 | 0     | 1     | 0     | 1     | 1     | R/W   |
| Connected to GND directly                              | 1                 | 0 | 0     | 1     | 1     | 1     | 1     | R/W   |

#### 7.5.2 Example of writing one or more registers

PTN3222HM recognizes the following procedure as a request to write to one or more registers:

- 1. The I<sup>2</sup>C controller asserts the START condition or repeated-START condition
- 2. Controller addresses PTN3222HM target interface with R/W bit set as "Write"
- 3. Target acknowledges the request by asserting an ACK
- 4. The controller writes the desired starting register address
- 5. Target acknowledges the register address with ACK, even if the register address is not part of the defined register map
- 6. The controller writes the data for that register address and the target updates the register value once all 8 bits of data have been written
- 7. Target acknowledges the data with an ACK
- 8. If the controller wishes to write to the next consecutive register address, it supplies another data byte, which the target ACKs. The controller can continue writing data bytes for consecutive registers. If the controller writes to more consecutive registers than what exists in the register map, the target discards the extra data bytes, but ACKs for each such write

When the controller has finished writing the desired register(s), it issues either a STOP condition or a repeated-START condition.

PTN3222HM

<u>Figure 6</u> provides an illustrative example where the controller chooses to write to three consecutive registers starting with register "R".



#### 7.5.3 Example of reading one or more registers

The target recognizes the following procedure as a request to read one or more registers:

- 1. Controller asserts START condition or repeated-START condition
- 2. Controller addresses PTN3222HM's target address with R/W bit set as "Write"
- 3. Target acknowledges the request by asserting ACK
- 4. The controller writes the desired starting register address
- 5. Target acknowledges the register address with ACK, even if the register address is not part of the defined register map
- 6. The controller issues a repeated-START condition
- 7. Controller addresses PTN3222HM's target address with R/W bit set as "Read"
- 8. In the following clock pulses, the target clocks out the value of the requested register
- 9. If the controller wishes to read the next consecutive register, it issues an ACK and then provides another set of clock pulses, whereby the target supplies the value of the next register. As long as the controller continues to issue ACK and supply additional clock pulses, the target continues to supply the value of consecutive registers. If the controller attempts to read consecutive registers that do not exist in the defined register space, the target can return an undefined data value of 0xFF.
- 10. When the controller does not wish to read additional consecutive registers, it supplies a NACK in response to the final register value it wishes to read and then issues a STOP or repeated-START condition.

<u>Figure 7</u> provides an illustrative example where the controller chooses to read from two consecutive registers starting with register "R".



## 8 System application

This section covers the following aspect of the PTN3222HM:

- Use cases
- · Power supply requirement
- · Ground requirement
- · ESD requirements
- Application support

#### 8.1 Use cases

PTN3222HM is targeted to be used in various USB interface application cases. It interfaces to a host or device controller with eUSB2 PHY interface. On the other side, it interfaces directly to a connector/cable topology or

PTN3222HM

another interface IC. Different connector configurations are possible: custom, USB Standard A/Standard B, USB micro-B, USB-Type C, and so on. For all use cases, it is not necessary for the host to initialize the I<sup>2</sup>C registers after the POR or reset event. On the contrary, PTN3222HM functions without any I<sup>2</sup>C configuration by relying on registers getting initialized after POR event.

A few use case illustrations are shown in <u>Figure 8</u> through <u>Figure 11</u>. These figures do not capture all components (supply decoupling capacitors, ESD, CMF, and so on) in the channel topology.

1. **Direct interface to connectors:** This connectivity scheme is a straightforward topology and it can be relevant for generic IOT and certain computing applications. In certain applications, the I<sup>2</sup>C interface may not be connected and the repeater is expected to start operating after POR based on POR/default register settings.



2. **Interface via USB protection IC:** This connectivity scheme is relevant for applications where there is a risk/chance of high voltage appearing on the USB data pins (for example, USB-C). In certain applications, the I<sup>2</sup>C interface may not be connected and the repeater is expected to start operating after POR based on POR/default register settings. Care must be taken to select a suitable protection IC that has certain USB2 signal attenuation/Rdson. Also, the default power up scenario must be analyzed.



3. Interface with parallel connection to PMIC: This interfacing scheme is relevant for mobile applications (smartphone, tablets, and so on), where there is a high chance of system integrator using a PMIC interface to support various platform-specific functions. Since there are two ICs connected to USB DP/DN data pins, the RST\_N pin allows the system to put PTN3222's DP/DN IO circuitry to hi-Z condition and connect 2 MΩ pulldown resistors on DP/DN pins so that the interface PMIC can use the DP/DN pins for other purpose(s). In certain applications, the I<sup>2</sup>C interface may not be connected and the repeater is expected to start operating after POR based on POR/default register settings.



4. Interface to connector via passive signal switch: This connectivity scheme provides the option to switch on various debug and communication signals to the same connector. In certain applications, the I<sup>2</sup>C interface may not be connected and the repeater is expected to start operating after POR based on POR/default register settings. The passive signal switch must be selected to ensure low signal attenuation and also the power up scenario must be carefully analyzed. The RST\_N pin shall be pulled up with 10 kΩ resistor externally either in the SoC or on the PCB.



#### 8.2 Power supply requirement

PTN3222HM requires two power supplies (VDD3V3 and VDD1V8) to operate. It does not function until both supplies have ramped up and reached valid operating range. There is no specific power on or off sequencing requirement. In addition, the two supplies can follow different ramp-up and ramp-down rates. The supply ramp limits are specified in <u>Section 11</u>.

PTN3222HM does not suffer from backpower issue (VDD node getting powered via a non-power pin).

The power supply decoupling capacitors shall be soldered close to power pins.

#### 8.3 Ground requirement

PTN3222HM has two ground pins, AGND, and DGND.

Both pins provide connection to GND plane with low ground noise in the application PCB.

PTN3222HM

#### 8.4 ESD requirements

PTN3222HM supports 2 kV HBM and 500 V CDM on all pins. To achieve system level ESD protection (for example, IEC61000-4-2 Level 4 8 kV contact discharge, 15 kV air discharge) on DP/DN pins, dedicated and matched ESD diodes shall be used near the connector. Matching of diodes is important to minimize DP/DN skew.

#### 8.5 Application support

NXP can deliver PTN3222HM customer support documentation and IBIS-AMI model for system level signal integrity simulation. The documentation includes Application note and layout guidelines (see <u>Section 16</u>). Contact NXP support teams for further details.

## 9 Register set

The device is controlled and monitored by registers accessible via the I<sup>2</sup>C bus. All registers can be accessed in standard mode or fast mode using single or sequential reads or writes. Register bit field types are defined in Table 7.

Table 7. Register type definitions

| Access Type     | Description                                                                                                                                                     |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RW              | Bit field can be read from and written to                                                                                                                       |
| RO              | Bit field value can only be read                                                                                                                                |
| WO              | Bit field value is write only. Reading value has no meaning, and results in no action being taken                                                               |
| RAZ             | Bit field contents are read as zero. Writes do not have any effect                                                                                              |
| R/W1, W0 Ignore | Bit field value is readable, and writing 'b1 to each bit in the bit field sets the value to 'b1. Writing 'b0 to this bit field results in no action being taken |

#### 9.1 Register overview

Table 8 lists all the registers used for PTN3222HM. Default POR values of registers are also shown in this table.

Table 8. Register overview

| Address        | Register name                        | name Access | R   | ESET                           | Default        | Information of individual bits |                              |                              |             |                                           |                         |                             |                   |
|----------------|--------------------------------------|-------------|-----|--------------------------------|----------------|--------------------------------|------------------------------|------------------------------|-------------|-------------------------------------------|-------------------------|-----------------------------|-------------------|
|                |                                      |             | POR | Software<br>Reset (or<br>RST_N | Value<br>(Hex) | 7                              | 6                            | 5                            | 4           | 3                                         | 2                       | 1                           | 0                 |
| 0x00           | RESERVED                             | RAZ         |     |                                | 00             |                                |                              |                              |             |                                           |                         |                             |                   |
| 0x01           | RESET<br>CONTROL                     | RW          | •   |                                | 00             |                                |                              |                              |             |                                           |                         |                             | Software<br>Reset |
| 0x02           | LINK<br>CONTROL 1                    | RW          | •   | •                              | 00             | Speed contro                   | ol                           | Role control                 |             |                                           | Operational             | mode                        |                   |
| 0x03           | LINK<br>CONTROL 2                    | RW          | •   | •                              | 00             |                                |                              |                              |             |                                           |                         | Auto_<br>resume_en          | Force<br>ESE1     |
| 0x04           | eUSB2 RX<br>CONTROL                  | RW          | •   | •                              | 20             |                                |                              | eUSB2 HS R<br>detection thre |             |                                           | eUSB2 HS I              | RX equalizatio              | n                 |
| 0x05           | eUSB2 TX<br>CONTROL                  | RW          | •   | •                              | 10             |                                |                              | eUSB2 HS T<br>swing          | X output    |                                           |                         | eUSB2 HS TX De-<br>emphasis |                   |
| 0x06           | USB2 RX<br>CONTROL                   | RW          | •   | •                              | 40             |                                | USB2 RX so                   | uelch detection              | n threshold | USB2 HS RX equalization                   |                         |                             |                   |
| 0x07           | USB2 TX<br>CONTROL 1                 | RW          | •   | •                              | 22             |                                |                              | USB2 HS TX emphasis bit      |             |                                           | USB2 HS TX De-emphasis  |                             | s                 |
| 80x0           | USB2 TX<br>CONTROL 2                 | RW          | •   | •                              | 63             |                                | USB2 FS<br>rise/fall<br>time | USB2 HS ris                  | e/fall time |                                           | USB2 HS TX output swing |                             | J                 |
| 0x09           | USB2 HS TER<br>MINATION              | RW          | •   | •                              | 02             |                                |                              |                              |             |                                           | USB2 HS te              | rmination con               | trol              |
| 0x0A           | USB2 HS DIS<br>CONNECT THR<br>ESHOLD | RW          | •   | •                              | 00             |                                |                              |                              |             | USB2 HS disco<br>detection thresh         |                         |                             |                   |
| 0x0B -<br>0x0C | RESERVED                             | RO          |     |                                | XX             |                                |                              |                              |             |                                           |                         |                             |                   |
| 0x0D           | RAP_Signature                        | RW          |     | •                              | 00             | RAP_Signate                    | ure                          |                              |             |                                           |                         |                             |                   |
| 0x0E           | VDX_<br>CONTROL                      | RW          | •   | •                              | 00             |                                |                              |                              |             |                                           |                         |                             | VDx_<br>enable    |
| 0x0F           | DEVICE<br>STATUS                     | RO          | •   | •                              |                |                                |                              |                              |             | Speed of operation Repeater status status |                         | atus                        |                   |
| 0x10           | LINK STATUS                          | RO          | •   | •                              |                |                                |                              |                              | Device an   |                                           | Device and              | Link status                 |                   |
| 0x11 -<br>0x12 | RESERVED                             | RAZ         |     |                                | xx             |                                |                              |                              |             |                                           |                         |                             |                   |
| 0x13           | REVISION_ID                          | RO          |     |                                | A4             | BASE = b'1010 METAL_= b'0100   |                              |                              |             |                                           |                         |                             |                   |
| 0x14           | CHIP_ID_0                            | RO          |     |                                | 22             | CHIP_ID[7:0]=0x22              |                              |                              |             |                                           |                         |                             |                   |
| 0x15           | CHIP_ID_1                            | RO          |     |                                | 32             | CHIP_ID[15:                    | CHIP_ID[15:8]=0x32           |                              |             |                                           |                         |                             |                   |
| 0x16           | CHIP_ID_2                            | RO          |     |                                | 01             | b'0000                         |                              |                              |             |                                           |                         | b'01                        |                   |
|                | RESERVED                             | RO          |     |                                | XX             | Reserved reg                   | gister space                 |                              |             |                                           |                         |                             |                   |
|                |                                      |             |     |                                |                |                                |                              |                              |             |                                           |                         |                             |                   |

## 9.2 I<sup>2</sup>C registers and descriptions

This section provides an overview of the various registers used in the PTN3222HM, along with their descriptions.

#### 9.2.1 Functional registers

The offset addresses with defined bit definitions are meant for functional registers, and can be accessed by the I<sup>2</sup>C controller at any time after POR. For normal operation, these registers are sufficient to set up the IC to known working conditions. Customers are advised not to write reserved values into the register bit fields. Read from the reserved bit field(s) need not match the value written. If such an operation is performed, functional behavior is not guaranteed.

#### Table 9. Register 0x00 - RESERVED

|   | •       |           |                |           |            |                      |  |  |  |
|---|---------|-----------|----------------|-----------|------------|----------------------|--|--|--|
| R | egist   | er offset | Regist         | er name   |            | Register description |  |  |  |
| 0 | x00     |           | RESERVED       |           |            |                      |  |  |  |
| В | it      | Bit name  |                | R/W Reset |            | Description          |  |  |  |
| 7 | :0 RSVD |           | RAZ b'00000000 |           | p,00000000 | Reserved             |  |  |  |

#### Table 10. Register 0x01 - RESET CONTROL

|                     | · · · · · · · · · · · · · · · · · · · |                                                                        |          |                                                                                  |                                                                                                                                                                                                                                          |  |  |  |  |
|---------------------|---------------------------------------|------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Register offset Reg |                                       |                                                                        | ter name |                                                                                  | Register description                                                                                                                                                                                                                     |  |  |  |  |
| 0x01                |                                       | RESET CONTROL This register is meant to initiate reset of the chip via |          | This register is meant to initiate reset of the chip via I <sup>2</sup> C write. |                                                                                                                                                                                                                                          |  |  |  |  |
| Bit                 | Bit name                              |                                                                        | R/W      | Reset                                                                            | Description                                                                                                                                                                                                                              |  |  |  |  |
| 7:1                 | RSVD                                  | RAZ b'0000000                                                          |          | b'0000000                                                                        | Reserved                                                                                                                                                                                                                                 |  |  |  |  |
| 0                   | Software Reset                        |                                                                        | R/W      | b'0                                                                              | This is a Self-clearing bit. The host writes '1' to this bit to initiate software reset and this bit automatically clears to '0'.  All R/W registers are reset to POR settings.  Writing '0' does not have any effect. Reads return '0'. |  |  |  |  |

#### Table 11. Register 0x02 - LINK CONTROL 1

| Regis                | ter offset         | Register name | •     | Register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------|--------------------|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x02                 |                    | LINK CONTRO   | L 1   | This register is meant to force the repeater role and speed of operation to fixed settings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Bit                  | Bit name R/W Reset |               | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7:6 Speed control RW |                    | RW            | b'00  | The bit field determines the POR setting of USB2 speed: 00: Manage the speed through auto negotiation 01: LS/FS only 10-11: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5:4                  | Role control       | RW            | p.00  | Determines the redriver role 00: Dual role Support both host and device eUSB2 Port Configuration negotiation. This is the expected normal operating setting managed via Host eUSB2 exchanges. 01: Force Host role When bits are '01', it forces the repeater into the USB Host role irrespective of any configuration command getting received via eUSB2. But the repeater would acknowledge the configuration message from the host. 10: Force Device role When the bits are '10', it forces the repeater into the USB Device/peripheral role irrespective of any configuration command getting received via eUSB2. But the repeater would acknowledge the configuration message from the host. 11: Reserved Forced host/device role setting is used in conjunction only with setting '2' of Link Control 2[2:0] bits. |
| 3                    | RSVD               | RAZ           | b'0   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Table 11. Register 0x02 – LINK CONTROL 1...continued

| Register | offset          | Register name |    |       | Register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|----------|-----------------|---------------|----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|          | Operational Moo |               | RW | b'000 | The bits set the operational mode of the repeater  0: Auto negotiation on the link (mode determined via control messages and link negotiation)  1: Deep Standby mode (eUSB2 pins are pulled down, USB2 pins are held in weak pulldown condition, and I <sup>2</sup> C register contents are preserved.)  2: Connect.Detect state. Used to force the repeater into its Connect.Detect state (refer to eUSB specification) This is acted upon only at the time that the write occurs to this register. If an overriding condition is present, such as RST_N=0, then writing to this register with this setting is ignored, even when the overriding condition goes away.  Note that in this case the Role Control field (in register 0x02) must have only a single bit set. Those bits are used to tell the repeater which role to jump into - This command places the repeater into the appropriate Connect.Detect state (based on specified role in Role Control). After the state transition occurs, the repeater automatically reacts from there as appropriate to the eUSB/USB2 bus conditions.  3: Compliance Mode (HS L0 condition). This is equivalent to the reception of the Control Message CM.Test. It allows the system to force the repeater into HS.L0 state. The role is defined by the Role Control bits. Note that in this case, the Role Control setting must have only a single bit set. If both or neither bit is set, then this command is ignored.  4 to 7: Reserved |  |  |  |

Table 12. Register 0x03 - LINK CONTROL 2

| Regis | ter offset                  | Register name  | )         | Register description                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|-------|-----------------------------|----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0x03  |                             | Link Control 2 |           | This register programs-specific feature of the repeater.                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| Bit   | Bit Bit name R/W Reset      |                | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 7:2   | RSVD                        | RAZ            | p,0000000 | Reserved                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 1     | 1 Auto Resume Enable RW b'0 |                | b'0       | Auto Resume enable: This is a Host side repeater feature 0: Auto Resume Feature Disabled 1: Auto Resume Feature Enabled: Host side repeater handles the Remote Wake/Resume sequence (during wake, the repeater drives USB and eUSB interfaces with 'K' signaling until the host controller's Start of Resume ends, then it passes the host controller's Resume signaling to the USB2 bus. |  |  |  |
| 0     | Force ESE1 RW b'0           |                | b'0       | Bit to force Extended SE1 signaling 0: No action 1: Self-Clearing bit. When written to 1, Repeater generates extended SE1 onto the eUSB pins. Normally, only the Host Repeater performs this action upon an HS disconnect detection. But this feature allows the system to force an extended SE1 as needed via the I <sup>2</sup> C interface.                                            |  |  |  |

Table 13. Register 0x04 – eUSB2 RX CONTROL

| Register offset |                          | Register | r name |                    | Register description                                                                                                                                                                                                                                                                                             |  |  |  |  |
|-----------------|--------------------------|----------|--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0x04            |                          | eUSB2 F  | RX CON | ITROL              | This register programs the eUSB2 RX equalization and squelch detection threshold settings.                                                                                                                                                                                                                       |  |  |  |  |
| Bit             | Bit Bit name             |          | R/W    | Reset              | Description                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 7:6             | RSVD                     |          | RAZ    | b'00               | Reserved                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 5:4             |                          |          |        |                    | The bits determine the squelch detector (Low to High transition) threshold level for HS signaling on eUSB2 pins.  00: 50 mV  01: 65 mV  10: 85 mV  11: 95 mV  All settings are within +/-25 mV of the nominal value mentioned above.  Squelch detector implements hysteresis of 10 mV to improve noise immunity. |  |  |  |  |
| 3               | RSVD                     |          | RAZ    | b'0                | Reserved                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 2:0             | eUSB2 HS RX equalization |          | RW     | p <sub>0</sub> 000 | The bits determine the nominal eUSB2 receive equalization gain (@ 240 MHz) with respect to DC gain. All settings are within +/-1 dB of nominal value mentioned below: 000: 0 dB 001: 1 dB 010: 2 dB 011: 3 dB 100: 4 dB 101 to 111: Reserved                                                                     |  |  |  |  |

Table 14. Register 0x05 – eUSB2 TX CONTROL

| Regis | ster offset             | Regist | ter name  | 9     | Register description                                                                                                                                       |  |  |  |
|-------|-------------------------|--------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0x05  | 0x05                    |        | 2 TX CO   | NTROL | This register configures the Transmit side settings – output signal swing and de-emphasis level on the eUSB2 side.                                         |  |  |  |
| Bit   | Bit Name                |        | R/W Reset |       | Description                                                                                                                                                |  |  |  |
| 7:6   | RSVD                    |        | RAZ       | b'00  | Reserved                                                                                                                                                   |  |  |  |
| 5:4   | eUSB2 HS TX swing       | output | RW        | b'01  | The bits set the output signal swing for HS signaling on eUSB2 TX side (when the interface is terminated).                                                 |  |  |  |
|       |                         |        |           |       | 00: 180 mV                                                                                                                                                 |  |  |  |
|       |                         |        |           |       | 01: 200 mV                                                                                                                                                 |  |  |  |
|       |                         |        |           |       | 10: 220 mV                                                                                                                                                 |  |  |  |
|       |                         |        |           |       | 11: 240 mV                                                                                                                                                 |  |  |  |
|       |                         |        |           |       | All settings are within +/-40 mV of the nominal value mentioned                                                                                            |  |  |  |
|       |                         |        |           |       | above.                                                                                                                                                     |  |  |  |
| 3:2   | RSVD                    |        | RAZ       | b'00  | Reserved                                                                                                                                                   |  |  |  |
| 1:0   | eUSB2 HS TX<br>emphasis | de-    | RW        | b'00  | The bits determine the TX de-emphasis (nominal) level for HS signaling on eUSB2 pins. The de-emphasis duration is between 0.75 to 1 HS bit time.  00: 0 dB |  |  |  |
|       |                         |        |           |       | 01: 1 dB                                                                                                                                                   |  |  |  |

PTN3222HM

All information provided in this document is subject to legal disclaimers.

© 2025 NXP B.V. All rights reserved.

Table 14. Register 0x05 - eUSB2 TX CONTROL...continued

| Register offset | Register name | Register description                                                                  |
|-----------------|---------------|---------------------------------------------------------------------------------------|
|                 |               | 10: 2 dB                                                                              |
|                 |               | 11: 3 dB                                                                              |
|                 |               | All settings other than '00' are within +/-1 dB of the nominal value mentioned above. |

#### Table 15. Register 0x06 – USB2 RX CONTROL

| Regis                       | ter offset | Registe  | r name |                    | Register description                                                                                                                                                                                                                                                                                                                                        |  |  |
|-----------------------------|------------|----------|--------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0x06                        | 0x06       |          | X CONT | ROL                | The register programs the RX equalization and squelch detection threshold levels on USB2 pins (applicable for HS signaling only).                                                                                                                                                                                                                           |  |  |
| Bit                         | Bit name   | •        | R/W    | Reset              | Description                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 7                           | RSVD       |          | RAZ    | b'0                | Reserved                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 6:4                         | 11111      |          | RW     | b'100              | The 3 bits determine the squelch detector (low to high transition) threshold level for HS signaling at USB2 pins.  000: Reserved; not for use  001: 65 mV  010: 85 mV  010: 110 mV  100: 110 mV  111: 125 mV  All settings are within +/-25 mV of nominal value mentioned above. Squelch detector implements hysteresis of 10 mV to improve noise immunity. |  |  |
| 3                           | RSVD       |          | RAZ    | b'0                | Reserved                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 2:0 USB2 HS RX equalization |            | RW b'000 |        | p <sub>0</sub> 000 | The 3 bits determine the nominal USB2 receive equalization gain (@ 240 MHz) with respect to DC gain. All settings are within +/-1 dB of the nominal value mentioned below: 000: 0 dB 001: 1 dB 010: 2 dB 011: 3 dB 100: 4 dB 101 to 111: Reserved                                                                                                           |  |  |

Table 16. Register 0x07 – USB2 TX CONTROL 1

| Regis | ster offset                             | Regist           | ter name | •     | Register description                                                                                                                                                                                                                                      |  |  |  |  |
|-------|-----------------------------------------|------------------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0x07  |                                         | USB2 TXCONTROL 1 |          |       | This register configures the Transmit side settings – output signal swing and de-emphasis level on the USB2 side.                                                                                                                                         |  |  |  |  |
| Bit   | Bit name                                |                  | R/W      | Reset | Description                                                                                                                                                                                                                                               |  |  |  |  |
| 7:6   | RSVD                                    |                  | RAZ      | b'00  | Reserved                                                                                                                                                                                                                                                  |  |  |  |  |
| 5:4   | USB2 HS TX De-<br>emphasis bit duration |                  | RW       | b'10  | The bits set the de-emphasis bit time (UI) for HS signaling on the USB2 TX side.  00: 0  01: 0.5UI  10: 0.8UI  11: Reserved  All settings are within +/-0.2UI of the nominal value mentioned above.                                                       |  |  |  |  |
| 3     | RSVD                                    |                  | RAZ      | b'0   | Reserved                                                                                                                                                                                                                                                  |  |  |  |  |
| 2:0   | USB2 HS TX de-<br>emphasis              |                  | RW       | b'010 | The bits determine the TX de-emphasis (nominal) level for HS signaling on USB2 pins.  000: 0 dB  001: 1 dB  010: 2 dB  011: 3 dB  100: 4 dB  101: 5 dB  110: 6 dB  All settings other than '000' are within +/-1 dB of the nominal value mentioned above. |  |  |  |  |

PTN3222HM implements a de-emphasis feature for channel loss compensation of high frequency content of both eUSB2 and USB2 signals.

Figure 12 illustrates the difference between pre-emphasis and de-emphasis functions.



With de-emphasis, when a steady pattern of 0s or 1s is being redriven, the transmit signal swing is reduced as per the de-emphasis level. For an alternating pattern of 0s and 1s, the full signal swing is transmitted as per the transmit signal swing level.

On the other hand, with pre-emphasis function, the full signal amplitude is retained when a steady pattern of 0s or 1s is being redriven. For an alternating pattern of 0s and 1s, the transmit signal swing is boosted as per pre-emphasis level.

The de-emphasis settings map to specific output current drive level as illustrated in <u>Table 17</u>. The current drive level is with reference to 17.78 mA current considering 45  $\Omega$  terminations at both connection ends and 400 mV output swing level.

Table 17. De-emphasis level to USB2 TX output swing level

| USB2 TXde-                                                 | emphasi | s = 0.8UI (ty                                  | pical) |                                                           |     |                             |                                     |                              |                                     |                             |                                     |                             |                                     |                             |                                     |
|------------------------------------------------------------|---------|------------------------------------------------|--------|-----------------------------------------------------------|-----|-----------------------------|-------------------------------------|------------------------------|-------------------------------------|-----------------------------|-------------------------------------|-----------------------------|-------------------------------------|-----------------------------|-------------------------------------|
| USB2 TX output<br>swing non-<br>transition voltage<br>(mV) |         | TXde-emphasis setting = 0                      |        | TXde-emphasis setting = 1                                 |     | TXde-emphasis setting = 2   |                                     | TXde-emphasis<br>setting = 3 |                                     | TXde-emphasis setting = 4   |                                     | TXde-emphasis setting = 5   |                                     | TX De-emphasis setting = 6  |                                     |
|                                                            |         | Transition Non-<br>level transition level (mV) |        | Transition Non-<br>level transition<br>(mV) level<br>(mV) |     | Transition<br>level<br>(mV) | Non-<br>transition<br>level<br>(mV) | Transition<br>level<br>(mV)  | Non-<br>transition<br>level<br>(mV) | Transition<br>level<br>(mV) | Non-<br>transition<br>level<br>(mV) | Transition<br>level<br>(mV) | Non-<br>transition<br>level<br>(mV) | Transition<br>level<br>(mV) | Non-<br>transition<br>level<br>(mV) |
| Setting= 0                                                 | 350     | 352                                            | 352    | 347                                                       | 304 | 347                         | 270                                 | 347                          | 237                                 | 347                         | 212                                 | 347                         | 194                                 | 340                         | 169                                 |
| Setting= 1                                                 | 400     | 399                                            | 399    | 394                                                       | 344 | 394                         | 309                                 | 390                          | 267                                 | 390                         | 239                                 | 390                         | 219                                 | 385                         | 190                                 |
| Setting= 2                                                 | 450     | 451                                            | 451    | 447                                                       | 388 | 447                         | 352                                 | 442                          | 305                                 | 442                         | 279                                 | 442                         | 244                                 | 442                         | 220                                 |
| Setting= 3                                                 | 500     | 498                                            | 498    | 492                                                       | 434 | 492                         | 390                                 | 487                          | 337                                 | 487                         | 305                                 | 487                         | 269                                 | 487                         | 244                                 |
| Setting= 4                                                 | 550     | 551                                            | 551    | 546                                                       | 473 | 544                         | 427                                 | 544                          | 375                                 | 544                         | 337                                 | 538                         | 301                                 | 538                         | 269                                 |
| Setting= 5                                                 | 600     | 600                                            | 600    | 595                                                       | 520 | 595                         | 469                                 | 595                          | 416                                 | 584                         | 366                                 | 584                         | 330                                 | 580                         | 295                                 |
| Setting= 6                                                 | 650     | 656                                            | 656    | 649                                                       | 566 | 645                         | 509                                 | 645                          | 454                                 | 634                         | 398                                 | 634                         | 355                                 | 618                         | 310                                 |
| Setting= 7                                                 | 700     | 703                                            | 703    | 702                                                       | 613 | 692                         | 537                                 | 680                          | 474                                 | 680                         | 423                                 | 675                         | 372                                 | 675                         | 344                                 |

Table 18. Register 0x08 – USB2 TX CONTROL 2

| Regis | ster offset            | Regist | er name    | e       | Register description                                                                                                                                                                                                                                                        |  |  |  |  |
|-------|------------------------|--------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 80x0  | 0x08 USB2              |        | TX CON     | ITROL 2 | This register configures the Transmit side settings – TX output driver slew rate and output signal swing on the USB2 side.                                                                                                                                                  |  |  |  |  |
| Bit   | Bit Bit name F         |        | R/W        | Reset   | Description                                                                                                                                                                                                                                                                 |  |  |  |  |
| 7     | RSVD                   |        | RAZ        | b'0     | Reserved                                                                                                                                                                                                                                                                    |  |  |  |  |
| 6     | USB2 FS rise/fall time |        | RW         | b'1     | This bit determines the FS TX driver rise/fall time on USB2 pins. 0: 8 ns to 20 ns 1: 4 ns to 10 ns Load conditions are as defined in the USB standard                                                                                                                      |  |  |  |  |
| 5:4   | USB2 HS rise/fall time |        | ne RW b'10 |         | The 2 bits determine the TX driver slew rate for HS signaling on USB2 pins.  00: 500 ps to 900 ps  01: 400 ps to 800 ps  10: 300 ps to 700 ps  11: Reserved  Load conditions are as defined in the USB standard.                                                            |  |  |  |  |
| 3     | RSVD                   |        | RAZ        | 0       | Reserved                                                                                                                                                                                                                                                                    |  |  |  |  |
| 2:0   | TX output signal swing |        | RW         | b'011   | The 3 bits determine the TX output signal swing level for HS signaling on USB2 pins (when the interface is terminated).  000: 350 mV  001: 400 mV  010: 450 mV  100: 550 mV  101: 600 mV  111: 700 mV  All settings are within +/-10% of the nominal value mentioned above. |  |  |  |  |

Table 19. Register 0x09 - USB2 HS TERMINATION

| Regis | Register offset Regist  |               |     | •        | Register description                                                                                                                                                                                                                                                                                                                                          |
|-------|-------------------------|---------------|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                         | USB2<br>CONTI |     | MINATION | This register sets the HS termination values on USB2 pins.                                                                                                                                                                                                                                                                                                    |
| Bit   | Bit name                | '             | R/W | Reset    | Description                                                                                                                                                                                                                                                                                                                                                   |
| 7:3   | RSVD                    |               | RAZ | p,00000  | Reserved                                                                                                                                                                                                                                                                                                                                                      |
| 2:0   | USB2 HS Term<br>control | ination       | RW  | b'010    | The bits determine the HS termination on USB2 pins (differential impedance is specified here).   000: $100~\Omega$ differential   001: $95~\Omega$ differential   010: $90~\Omega$ differential   011: $85~\Omega$ differential   100: $80~\Omega$ differential   101 to 111: Reserved   All settings are within +/-10% of the nominal value mentioned above. |

#### Table 20. Register 0x0A - USB2 HS DISCONNECT THRESHOLD

| Register offset Regi              |                                  |        | er name                                                            |          | Register description                                                                                                                                                                                                                                            |
|-----------------------------------|----------------------------------|--------|--------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0A USB2 HS DISCONN<br>THRESHOLD |                                  | ONNECT | This register sets the HS disconnect threshold level on USB2 pins. |          |                                                                                                                                                                                                                                                                 |
| Bit                               | Bit name                         | '      | R/W                                                                | Reset    | Description                                                                                                                                                                                                                                                     |
| 7:2                               | RSVD                             |        | RAZ                                                                | p,000000 | Reserved                                                                                                                                                                                                                                                        |
| 1:0                               | HS Disconnect<br>threshold level |        | RW                                                                 | p.00     | The bits determine the HS Disconnect detector threshold level on USB2 pins. 00: 575 mV 01: 675 mV 10: 775 mV 11: 875 mV All settings are within ±50 mV of nominal value mentioned above. The detector implements hysteresis of 30 mV to improve noise immunity. |

Table 21. Register 0x0D – RAP Signature

| Regis | ster offset   | Regist | er name                                                                                   |            | Register description                                                                                                                                                                                                                                                                                                                      |
|-------|---------------|--------|-------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |               |        | eUSB RAP Signature - Controls/limits RAP Command Access to the registers of the redriver. |            |                                                                                                                                                                                                                                                                                                                                           |
| Bit   | Bit name      |        | R/W                                                                                       | Reset      | Description                                                                                                                                                                                                                                                                                                                               |
| 7:0   | RAP_Signature | •      | RW                                                                                        | p,00000000 | 0x00 - No RAP Access to PTN3222HM I <sup>2</sup> C Registers 0x37: RAP allowed read only access to Status, REVISION_ID, and Chip ID registers 0x92: RAP allowed read only access to I <sup>2</sup> C customer registers 0x21: RAP allowed write/read access to I <sup>2</sup> C customer registers All others: No RAP Access to registers |

#### Table 22. Register 0x0E - VDX CONTROL

| Regis      | ster offset | Registe | er name        |                                                                                                                                                                                                                                   | Register description                                                                                                                                                                                                                  |
|------------|-------------|---------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0E VDX_C |             | ONTROL  | -              | PTN3222HM can be used to indicate that the host system is a USB BC 1.2 charging downstream port (CDP) to a USB peripheral. This involves activating a current source on USB DN pin (refer to USB BC 1.2 spec VDM_SRC definition). |                                                                                                                                                                                                                                       |
| Bit        | Bit name    |         | R/W            | Reset                                                                                                                                                                                                                             | Description                                                                                                                                                                                                                           |
| 7:1        | RSVD        |         | RAZ b'00000000 |                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                              |
| 0          | VDX_Ctrl    |         | RW             | b'0                                                                                                                                                                                                                               | VDX Control: Host Side Repeater Function 0: Disable VDX_SRC 1: Enable VDX_SRC The host enables VDX_SRC within 200 ms of a disconnect and PTN3222HM VDX_SRC circuitry is automatically disabled upon detection of the next connection. |

#### Table 23. Register 0x0F - DEVICE STATUS

| Regis   | ster offset            | Register name | 9     | Register description                                                                                                                 |
|---------|------------------------|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------|
| 0x0F DE |                        | DEVICE STAT   | US    | The register indicates the current state of repeater functionality. This register can only be read and writes don't have any effect. |
| Bit     | Bit name               | R/W           | Reset | Description                                                                                                                          |
| 7:4     | RSVD                   | RAZ           |       | Reserved                                                                                                                             |
| 3:2     | 3:2 Speed of operation |               |       | This bit shows the current state of repeater speed of operation.  00: LS  01: FS  10: HS                                             |
| 1:0     | 1:0 Repeater role RO   |               |       | This bit shows the current role played by the repeater. 00: No role determined yet 01: Device side repeater 10: Host side repeater   |

#### Table 24. Register 0x10 - LINK STATUS

| Regi | ster offset     | Register name | )     | Register description                                                                                                                                                                                                                                                                                              |  |  |  |  |
|------|-----------------|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0x10 | 0x10 LINK S     |               |       | This status register reflects the current state of the repeater device and the link. This register can only be read and writes don't have any effect.                                                                                                                                                             |  |  |  |  |
| Bit  | Bit name        | R/W           | Reset | Description                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 7:3  | RSVD            | RAZ           |       | Reserved                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 2:0  | Device Link sta | atus RO       |       | The status bits reflect the device and link state  000: Deep standby  001: Connect detect  010: L1  011: L2  101: Active HS (L0)  110: Active HS (L0) forced due to USB2 compliance mode  111: This setting represents a transitioning condition between different states (for example, Suspend to Resume to L0). |  |  |  |  |

#### Table 25. Register 0x13 - REVISION\_ID

| Register offset Register r |                   |  | er name |        | Register description                                                                                                         |  |  |  |
|----------------------------|-------------------|--|---------|--------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0x13 REVI                  |                   |  |         |        | The REVISION_ID register provides the silicon revision number. The Rev ID is a read only register whose value never changes. |  |  |  |
| Bit                        | Bit name          |  | R/W     | Reset  | Description                                                                                                                  |  |  |  |
| 7:4                        | BASE_STEP         |  | RO      | b'1010 | Base layer version<br>A stand for the 1 <sup>st</sup> version                                                                |  |  |  |
| 3:0                        | 3:0 METAL_STEP RO |  | RO      | b'0100 | Metal layer version 0 stands for the A0 version, '01' for the A1 version and '100' for the A4 version .                      |  |  |  |

#### Table 26. Register 0x14 - CHIP ID 0

| Register offset Register name |                        |  |                                                                                                                                                      |             | Register description       |
|-------------------------------|------------------------|--|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------|
|                               |                        |  | This ID register provides the lower 8 bits of the 16-bit chip part number (3222). The ID register is a read-only register whose value never changes. |             |                            |
| Bit                           | Bit Bit name R/W Reset |  | Reset                                                                                                                                                | Description |                            |
| 7:0 CHIP_ID_0 RO 0x22         |                        |  | RO                                                                                                                                                   | 0x22        | Lower 8-bit CHIP ID (0x22) |

#### Table 27. Register 0x15 - CHIP\_ID\_1

| Register offset Register name |  |         |             |      | Register description                                                                                                                                |  |  |
|-------------------------------|--|---------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0x15 CHII                     |  | CHIP_I  |             |      | The ID register provides the upper 8 bits of the 16-bit chip part number (3222). The ID register is a read-only register whose value never changes. |  |  |
| Bit Bit name R/W Reset        |  | Reset   | Description |      |                                                                                                                                                     |  |  |
| 7:0 CHIP_ID_1                 |  | RO 0x32 |             | 0x32 | Higher 8-bit CHIP ID (0x32)                                                                                                                         |  |  |

#### Table 28. Register 0x16 - CHIP\_ID\_2

|                               | unic 20. Register extre - etin _ib_1 |           |     |          |                                                                                                                                                                |  |  |  |  |  |
|-------------------------------|--------------------------------------|-----------|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Register offset Register Name |                                      |           |     |          | Register Description                                                                                                                                           |  |  |  |  |  |
| 0x16                          |                                      | CHIP_ID_2 |     |          | The ID register provides the Configuration image information 4 bits and CHIP type (2 bits). The ID register is a read-only register whose value never changes. |  |  |  |  |  |
| Bit                           | Bit name                             |           | R/W | Reset    | Description                                                                                                                                                    |  |  |  |  |  |
| 7:4                           | Configuration                        | 1         | RO  | b'0000   | Fixed configuration                                                                                                                                            |  |  |  |  |  |
| 3:2 RSVD RAZ                  |                                      | RAZ       |     | Reserved |                                                                                                                                                                |  |  |  |  |  |
| 1:0 CHIP Type                 |                                      |           | RO  | b'01     | CHIP type                                                                                                                                                      |  |  |  |  |  |

## 10 Limiting values

Stresses beyond those listed under absolute maximum ratings can cause permanent damage to the device. These are stress ratings only and do not imply functional operation of the device at these or beyond recommended conditions. Exposure to absolute-maximum-rated conditions for extended periods can affect device reliability. Within these ratings, damage to the part must not occur, and all characteristics must still be met after the part is returned to recommended operating conditions.

Typical (Typ) values are based on typical PVT (nominal process, VDD3V = 3 V, VDD1V8 = 1.8 V, and 25 °C). Min/Max values are based on all valid PVT ranges.

Table 29 describes the limiting values of PTN3222HM.

Table 29. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134); all voltage values are with respect to network ground terminal.

| Symbol               | Parameter           | Condition                | Specification guaranteed by |      | Тур | Max  | Unit | Unique identifier      |
|----------------------|---------------------|--------------------------|-----------------------------|------|-----|------|------|------------------------|
| VDD1V8               | 1V8 Supply voltage  |                          | Design                      | -0.5 |     | 2.4  | V    | LTC-VOL-PRIO1-001      |
| VDD3V3               | 3V3 Supply voltage  |                          | Design                      | -0.5 |     | 4    | V    | LTC -VOL-PRIO1-002     |
| VI                   | Input voltage       | SCL, SDA                 | Design                      | -0.5 |     | 2.4  | V    | LTC -VOL-PRIO1-003     |
|                      |                     | RST_N                    | Design                      | -0.5 |     | 2.4  | V    | LTC -VOL-PRIO1-004     |
|                      |                     | eDP, eDN                 | Design                      | -0.5 |     | 2.4  | V    | LTC -VOL-PRIO1-005     |
|                      |                     | DP, DN                   | Design                      | -0.5 |     | 5.5  | V    | LTC -VOL-PRIO1-006     |
|                      |                     | ADDR                     | Design                      | -0.5 |     | 2.4  | V    | LTC -VOL-PRIO1-007     |
| T <sub>stg</sub>     | Storage temperature |                          | Design                      | -60  |     | +150 | ° C  | LTC -TMP-PRIO1-<br>008 |
| V <sub>ESD</sub>     | Electrostatic       | Human-body model [1]     | Design                      | 2    |     |      | kV   | LTC -VOL-PRIO1-008     |
|                      | discharge voltage   | Charged-device model [2] | Design                      | 500  |     |      | V    | LTC -VOL-PRIO1-009     |
| I <sub>LATCHUP</sub> | Latch-up current    |                          | Design                      | 100  |     |      | mA   | LTC -CUR-PRIO1-<br>012 |

<sup>[1]</sup> Human body model: ANSI/EOS/ESD-S5.1-1994, standard for ESD sensitivity testing, human body model – component level; electrostatic discharge Association, Rome, NY, USA.

## 11 Recommended operating conditions

Table 30 describes the recommended operation conditions for PTN3222HM.

#### Table 30. Operating conditions

Within these ratings, all characteristics in the following sections must be met unless noted otherwise.  $V_{PULLUP}$  is used to refer to  $l^2C$  pullup voltage in the following sections. VDD1V8 refers to internal voltage reference used by PTN3222HM for determining the logic levels of SCL/SDA pins.

| Symbol                  | Parameter                                 | Condition                                                                      | Specification guaranteed by |             | Тур    | Max            | Unit | Unique identifier |
|-------------------------|-------------------------------------------|--------------------------------------------------------------------------------|-----------------------------|-------------|--------|----------------|------|-------------------|
| VDD3V3                  | 3V3 Supply voltage                        |                                                                                | ATE                         | 2.85        | 3      | 3.63           | ٧    | ROC-VOL-PRIO1-001 |
| VDD1V8                  | 1V8 Supply voltage                        |                                                                                | ATE                         | 1.62        | 1.8    | 1.98           | V    | ROC-VOL-PRIO1-002 |
| t <sub>VDD_rampup</sub> | Supply voltage ramp-up time               | Between 0V and VDD3V3min/VDD1<br>V8min                                         | Bench                       | 0.01        |        | 10             | ms   | ROC-TIM-PRIO1-003 |
| VDD1V8                  | I <sup>2</sup> C interface pullup voltage | 1.8 V voltage reference used for I <sup>2</sup> C pins (same as VDD1V8 supply) | ATE                         | VDD1V8, min | VDD1V8 | VDD1V8,<br>max | V    | ROC-VOL-PRIO1-004 |

PTN3222HM

All information provided in this document is subject to legal disclaimers.

© 2025 NXP B.V. All rights reserved.

Document feedback

<sup>[2]</sup> Charged device model: ANSI/EOS/ESD-S5.3-1-1999, standard for ESD sensitivity testing, charged device model – component level; electrostatic discharge Association, Rome, NY, USA.

Table 30. Operating conditions...continued

Within these ratings, all characteristics in the following sections must be met unless noted otherwise.  $V_{PULLUP}$  is used to refer to  $l^2C$  pullup voltage in the following sections. VDD1V8 refers to internal voltage reference used by PTN3222HM for determining the logic levels of SCL/SDA pins.

| Symbol            | Parameter            | Condition                                                                    | Specification guaranteed by |      | Тур | Max  | Unit | Unique identifier |
|-------------------|----------------------|------------------------------------------------------------------------------|-----------------------------|------|-----|------|------|-------------------|
| VI                | Input voltage        | SCL, SDA                                                                     | ATE                         | -0.3 |     | 1.98 | V    | ROC-VOL-PRIO1-006 |
|                   |                      | RST_N                                                                        | ATE                         | -0.3 |     | 1.98 | V    | ROC-VOL-PRIO1-007 |
|                   |                      | eDP, eDN                                                                     | ATE                         | -0.3 |     | 1.32 | V    | ROC-VOL-PRIO1-008 |
|                   |                      | DP, DN                                                                       | ATE                         | -0.3 |     | 3.63 | V    | ROC-VOL-PRIO1-009 |
|                   |                      | ADDR                                                                         | ATE                         | -0.3 |     | 1.98 | V    | ROC-VOL-PRIO1-010 |
| T <sub>amb</sub>  | Ambient temperature  | Operating in standing air environment – mobile/computing IOT market          | Bench                       | -40  |     | 85   | °C   | ROC-TMP-PRIO1-011 |
| Tj <sup>[1]</sup> | Junction temperature | Captured mainly to ensure that simulation is carried out in this temp corner |                             | -40  |     | 125  | °C   | ROC-TMP-PRIO1-013 |

<sup>[1]</sup> PTN3222HM is simulated for functionality up to junction temperature of 125 °C, but it is not guaranteed to meet the power/current consumption specifications.

#### Table 31 describes the thermal resistance of PTN3222HM.

Table 31. Thermal resistance

| Symbol                    | Parameter                                                                       | Conditions                    | Max | Unit | Unique identifier |
|---------------------------|---------------------------------------------------------------------------------|-------------------------------|-----|------|-------------------|
| R <sub>th(j-a), QFN</sub> | Thermal resistance from junction to ambient [1]                                 | JESD51-7 2s2p                 | 82  | °C/W | THR-RES-PRIO1-001 |
| Ψ <sub>JT, QFN</sub>      | Junction-to-Top of Package Thermal<br>Characterization Parameter <sup>[2]</sup> | JESD51-7, 2s2p <sup>[3]</sup> | 3.4 | °C/W | THR-RES-PRIO1-002 |

<sup>[1]</sup> Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standard specified environment. It is not meant to predict the performance of a package in an application-specific environment.

#### 12 Characteristics

This section provides an overview of the characteristics of the following:

- · Device characteristics
- USB2 and eUSB2 characteristics
- I<sup>2</sup>C dynamic/static characteristics
- · ADDR pin characteristics
- · RST N pin characteristics

#### 12.1 Device characteristics

Table 32 provides details of the device characteristics.

#### Table 32. Device characteristics

Applicable across operating temperature and power supply ranges as mentioned under Recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol                | Parameter                           | Condition                                                                                                                       | Specification guaranteed by | Min | Тур | Max | Unit | Unique identifier |
|-----------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-----|-----|------|-------------------|
| t <sub>Startup</sub>  | Device startup time                 | Time for device operation including I <sup>2</sup> C accesses once both supply voltages are within recommended operating levels | Bench                       |     |     | 1   | ms   | DEV-TIM-PRIO1-001 |
| t <sub>SW_reset</sub> | Time for software reset to complete | Supply voltages are valid                                                                                                       | Bench                       |     |     | 0.5 | ms   | DEV-TIM-PRIO1-002 |

PTN3222HM

<sup>[2]</sup> Thermal test board meets JEDEC specification for this package (JESD51-9).

<sup>[3]</sup> Junction-to-Case thermal resistance is determined using an isothermal cold plate. The case is defined as the bottom of the packages.

Table 32. Device characteristics...continued

Applicable across operating temperature and power supply ranges as mentioned under Recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol                      | Parameter                                                                                                              | Condition                                                                                                                                                                                    | Specification guaranteed by | Min | Тур | Max  | Unit | Unique identifier |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-----|------|------|-------------------|
| $t_{Cfg}$                   | Device parameter (re)configuration time                                                                                | Time for parameter (re)configuration values to take effect after I <sup>2</sup> C programming (or RAP initialization)                                                                        | Bench                       |     |     | 0.5  | ms   | DEV-TIM-PRIO1-003 |
| t <sub>DPSS_Exit</sub>      | Time duration that host<br>has to wait before issuing<br>further commands when<br>PTN3222HM is exiting<br>deep standby |                                                                                                                                                                                              | Bench                       |     |     | 275  | μs   | DEV-TIM-PRIO1-033 |
| t <sub>PD</sub>             | Pin to pin differential<br>propagation delay<br>between eUSB2 and<br>USB2 pins                                         | Parameter configured for maximum signal path latency for USB2 HS data                                                                                                                        | Bench                       |     |     | 3    | ns   | DEV-TIM-PRIO1-004 |
| I <sub>supply,3V3</sub>     | VDD3V3 Supply current                                                                                                  | Deep standby                                                                                                                                                                                 | ATE                         |     |     | 7    | μA   | DEV-CUR-PRIO1-005 |
|                             |                                                                                                                        | Connect Detect substate                                                                                                                                                                      | ATE                         |     |     | 10   | μA   | DEV-CUR-PRIO1-006 |
|                             |                                                                                                                        | L2 suspend                                                                                                                                                                                   | ATE                         |     |     | 10   | μA   | DEV-CUR-PRIO1-007 |
|                             |                                                                                                                        | L1 sleep                                                                                                                                                                                     | ATE                         |     |     | 10   | μA   | DEV-CUR-PRIO1-008 |
|                             |                                                                                                                        | Active LS/FS mode (w/10 pF load @ USB2 and 2.5 pF load @ eUSB2                                                                                                                               | ATE                         |     |     | 6.5  | mA   | DEV-CUR-PRIO1-009 |
|                             |                                                                                                                        | Active HS mode (eUSB to USB direction); no de-emphasis; only RX EQ enabled on eUSB2/USB2 pins; 90 $\Omega$ termination on USB2 pins and 80 $\Omega$ on eUSB2 pins                            | ATE                         |     |     | 8    | mA   | DEV-CUR-PRIO1-010 |
|                             |                                                                                                                        | Active HS mode (eUSB to USB direction) deemphasis 3 dB on USB2; RX EQ enabled on e USB2/USB2 pins; 85 $\Omega$ termination on USB2 side and 80 $\Omega$ termination on eUSB2 side            | ATE                         |     |     | 11   | mA   | DEV-CUR-PRIO1-011 |
|                             |                                                                                                                        | Active HS mode (USB to eUSB direction); no de-emphasis; only RX EQ enabled on eUSB2/ USB2 pins; 90 $\Omega$ termination on USB2 pins and 80 $\Omega$ on eUSB2 pins                           | ATE                         |     |     | 3    | mA   | DEV-CUR-PRIO1-037 |
|                             |                                                                                                                        | Active HS mode (USB to eUSB direction); deemphasis 3 dB on USB2; RX EQ enabled on e USB2/USB2 pins; 85 $\Omega$ termination on USB2 side and 80 $\Omega$ termination on eUSB2 side           | ATE                         |     |     | 4    | mA   | DEV-CUR-PRIO1-038 |
| I <sub>supply,1V8</sub>     | VDD1V8 Supply current                                                                                                  | Deep standby                                                                                                                                                                                 | ATE                         |     |     | 50   | μA   | DEV-CUR-PRIO1-012 |
|                             |                                                                                                                        | Connect Detect substate                                                                                                                                                                      | ATE                         |     |     | 85   | μA   | DEV-CUR-PRIO1-013 |
|                             |                                                                                                                        | L2 suspend                                                                                                                                                                                   | ATE                         |     |     | 85   | μA   | DEV-CUR-PRIO1-014 |
|                             |                                                                                                                        | L1 sleep                                                                                                                                                                                     | ATE                         |     |     | 0.8  | mA   | DEV-CUR-PRIO1-015 |
|                             |                                                                                                                        | Active LS/FS mode (w/10 pF load @ USB2 and 2.5 pF load @ eUSB2                                                                                                                               | ATE                         |     |     | 3.7  | mA   | DEV-CUR-PRIO1-016 |
|                             |                                                                                                                        | Active HS mode (eUSB to USB direction); no de-emphasis; only RX EQ enabled on eUSB2/ USB2 pins; 90 $\Omega$ termination on USB2 side and 80 $\Omega$ on eUSB2 side, 400 mV USB2 output swing | ATE                         |     |     | 47.5 | mA   | DEV-CUR-PRIO1-017 |
|                             |                                                                                                                        | Active HS mode (eUSB to USB direction); deemphasis 3 dB on USB2; RX EQ enabled on e USB2/USB2 pins; 85 $\Omega$ termination on USB2 pins and 80 $\Omega$ termination on eUSB2 pins           | ATE                         |     |     | 55   | mA   | DEV-CUR-PRIO1-018 |
|                             |                                                                                                                        | Active HS mode (USB to eUSB direction); no de-emphasis; only RX EQ enabled on eUSB2/ USB2 pins; 90 $\Omega$ termination on USB2 side and 80 $\Omega$ on eUSB2 side, 400 mV USB2 output swing | ATE                         |     |     | 28   | mA   | DEV-CUR-PRIO1-039 |
|                             |                                                                                                                        | Active HS mode (USB to eUSB direction); deemphasis 3 dB on USB2; RX EQ enabled on e USB2/USB2 pins; 85 $\Omega$ termination on USB2 pins and 80 $\Omega$ termination on eUSB2 pins           | ATE                         |     |     | 40   | mA   | DEV-CUR-PRIO1-040 |
| I <sub>backpower, 3V3</sub> | Back power current when the VDD3V3 pin is shorted                                                                      | Current going into SCL pin when SCL is tied to VDD1V8 max                                                                                                                                    | ATE                         |     |     | 1    | μА   | DEV-CUR-PRIO1-019 |
|                             | to GND                                                                                                                 | Current going into SDA pin when SDA is tied to VDD1V8 max                                                                                                                                    | ATE                         |     |     | 1    | μА   | DEV-CUR-PRIO1-020 |
|                             |                                                                                                                        | Current into RST_N pin when RST_N is tied to VDD1V8 max                                                                                                                                      | ATE                         |     |     | 1    | μA   | DEV-CUR-PRIO1-021 |

Table 32. Device characteristics...continued

Applicable across operating temperature and power supply ranges as mentioned under Recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol                  | Parameter                                                  | Condition                                                 | Specification guaranteed by | Min | Тур | Max | Unit | Unique identifier |
|-------------------------|------------------------------------------------------------|-----------------------------------------------------------|-----------------------------|-----|-----|-----|------|-------------------|
| the \                   | Back power current when the VDD1V8 pin is shorted          | Current going into SCL pin when SCL is tied to VDD1V8 max | ATE                         |     |     | 1   | μА   | DEV-CUR-PRIO1-022 |
|                         | to GND                                                     | Current going into SDA pin when SDA is tied to VDD1V8 max | ATE                         |     |     | 1   | μА   | DEV-CUR-PRIO1-023 |
|                         |                                                            | Current into RST_N pin when RST_N is tied to VDD1V8 max   | ATE                         |     |     | 1   | μА   | DEV-CUR-PRIO1-024 |
| I <sub>INRUSH_3V3</sub> | Inrush current when VDD3V3 ramp up from 0 V to final value |                                                           | Bench                       |     |     | 1   | mA   | DEV-CUR-PRIO1-031 |
| I <sub>INRUSH_1V8</sub> | Inrush current when VDD1V8 ramp up from 0 V to final value |                                                           | Bench                       |     |     | 1   | mA   | DEV-CUR-PRIO1-032 |

#### 12.2 USB2 and eUSB2 characteristics

Table 33 provides details of the USB2 and eUSB2 characteristics.

#### Table 33. USB2 and eUSB2 characteristics

Applicable across operating temperature and power supply ranges as Recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol                   | Parameter                                        | Condition                                                                                                                                                          | Specification guaranteed by | Min  | Тур | Max  | Unit | Unique identifier |
|--------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|-----|------|------|-------------------|
| V <sub>RX_CM_USB2</sub>  | USB2 RX common mode voltage                      |                                                                                                                                                                    | ATE                         | -100 |     | 500  | mV   | USB-VOL-PRIO1-001 |
| V <sub>IH_LF_USB2</sub>  | USB2 Low/Full Speed<br>High-level input voltage  |                                                                                                                                                                    | ATE                         | 2    |     |      | V    | USB-VOL-PRIO1-002 |
| V <sub>IL_LF_USB2</sub>  | USB2 Low/Full Speed<br>Low-level input voltage   |                                                                                                                                                                    | ATE                         |      |     | 0.8  | V    | USB-VOL-PRIO1-003 |
| V <sub>IHZ_LF_USB2</sub> | USB2 Low/Full speed hi-Z input level             |                                                                                                                                                                    | ATE                         | 2.7  |     | 3.7  | V    | USB-VOL-PRIO1-004 |
| V <sub>OL_LF_USB2</sub>  | USB2 Low/Full speed Low-<br>level output voltage |                                                                                                                                                                    | ATE                         |      |     | 0.3  | V    | USB-VOL-PRIO1-005 |
| V <sub>OH_LF_USB2</sub>  | USB2 Low/Full speed<br>High-level output voltage |                                                                                                                                                                    | ATE                         | 2.8  |     | 3.7  | V    | USB-VOL-PRIO1-006 |
| Z <sub>SO_LF_USB2</sub>  | USB2 Transmit output series resistance           |                                                                                                                                                                    | ATE                         | 40.5 |     | 49.5 | Ω    | USB-RES-PRIO1-007 |
| V <sub>OP_TX_USB2</sub>  | USB2 HS TX output signal swing                   | Measured on DP/DN pin with no de-<br>emphasis with 90 $\Omega$ (nominal) differential<br>termination; $I^2C$ register offset address<br>0x08<br>$I^2C$ setting = 0 | ATE                         | 315  | 350 | 385  | mV   | USB-VOL-PRIO1-008 |
|                          |                                                  | I <sup>2</sup> C setting = 1                                                                                                                                       | Char                        | 360  | 400 | 440  | mV   | USB-VOL-PRIO1-009 |
|                          |                                                  | I <sup>2</sup> C setting = 2                                                                                                                                       | Char                        | 405  | 450 | 495  | mV   | USB-VOL-PRIO1-010 |
|                          |                                                  | I <sup>2</sup> C setting = 3                                                                                                                                       | ATE                         | 450  | 500 | 550  | mV   | USB-VOL-PRIO1-011 |
|                          |                                                  | I <sup>2</sup> C setting = 4                                                                                                                                       | Char                        | 495  | 550 | 610  | mV   | USB-VOL-PRIO1-012 |
|                          |                                                  | I <sup>2</sup> C setting = 5                                                                                                                                       | Char                        | 540  | 600 | 660  | mV   | USB-VOL-PRIO1-013 |
|                          |                                                  | I <sup>2</sup> C setting = 6                                                                                                                                       | Char                        | 585  | 650 | 715  | mV   | USB-VOL-PRIO1-014 |
|                          |                                                  | I <sup>2</sup> C setting = 7                                                                                                                                       | ATE                         | 630  | 700 | 770  | mV   | USB-VOL-PRIO1-015 |
| G <sub>DE_TX_USB2</sub>  | USB2 HS TX output signal de-emphasis             | Measurement on DP/DN pin @ 480 Mbit/s; with 90 Ω nominal differential termination; with 1 UI de-emphasis option; I <sup>2</sup> C register offset address 0x07     |                             |      |     |      |      |                   |
|                          |                                                  | I <sup>2</sup> C setting = 1                                                                                                                                       | Char                        | 0    | 1   | 2    | dB   | USB-DB-PRIO1-017  |
|                          |                                                  | I <sup>2</sup> C setting = 2                                                                                                                                       | ATE                         | 1    | 2   | 3    | dB   | USB-DB-PRIO1-018  |
|                          |                                                  | I <sup>2</sup> C setting = 3                                                                                                                                       | Char                        | 2    | 3   | 4    | dB   | USB-DB-PRIO1-019  |
|                          |                                                  | I <sup>2</sup> C setting = 4                                                                                                                                       | Char                        | 3    | 4   | 5    | dB   | USB-DB-PRIO1-020  |
|                          |                                                  | I <sup>2</sup> C setting = 5                                                                                                                                       | ATE                         | 4    | 5   | 6    | dB   | USB-DB-PRIO1-021  |
|                          |                                                  | I <sup>2</sup> C setting = 6                                                                                                                                       | Char                        | 5    | 6   | 7    | dB   | USB-DB-PRIO1-022  |

Table 33. USB2 and eUSB2 characteristics...continued

Applicable across operating temperature and power supply ranges as Recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol                       | Parameter                                         | Condition                                                                                                                                                                                                                                                                   | Specification guaranteed by | Min | Тур | Max | Unit | Unique identifier |
|------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-----|-----|------|-------------------|
| t <sub>DE_TX_USB2</sub>      | USB2 HS TX output signal de-emphasis bit duration | Measurement on DP/DN pin @ 480 Mbit/s; with 90 $\Omega$ nominal differential termination; (UI ~2.08ns); I <sup>2</sup> C register offset address 0x07                                                                                                                       |                             |     |     |     |      |                   |
|                              |                                                   | I <sup>2</sup> C setting = 1                                                                                                                                                                                                                                                | Char                        | 0.3 | 0.5 | 0.7 | UI   | USB-TIM-PRIO1-024 |
|                              |                                                   | I <sup>2</sup> C setting = 2                                                                                                                                                                                                                                                | ATE                         | 0.6 | 0.8 | 1   | UI   | USB-TIM-PRIO1-025 |
| t <sub>Rise_TX_HS_USB2</sub> | USB2 HS TX Rise/fall time                         | Measurement on DP/DN pin @ 480 Mbit/<br>s (10 % to 90 % of final output level); with<br>90 \( \Omega\$ nominal differential termination and<br>10pF load capacitance; \( \frac{1}{2} \text{C} \) register offset<br>address 0x08;<br>\( \frac{1}{2} \text{C} \) setting = 0 | Bench                       | 500 |     | 900 | ps   | USB-TIM-PRIO1-026 |
|                              |                                                   | I <sup>2</sup> C setting = 1                                                                                                                                                                                                                                                | Bench                       | 400 |     | 800 | ps   | USB-TIM-PRIO1-027 |
|                              |                                                   | I <sup>2</sup> C setting = 2                                                                                                                                                                                                                                                | Bench                       | 300 |     | 700 | ps   | USB-TIM-PRIO1-028 |
| G <sub>EQ_RX_USB2</sub>      | USB2 HS RX input equalization                     | Measurement at 240 MHz with reference to DC to 1 MHz; I <sup>2</sup> C register offset address 0x06 I <sup>2</sup> C setting = 0                                                                                                                                            | Bench                       | -1  | 0   | 1   | dB   | USB-DB-PRIO1-029  |
|                              |                                                   | I <sup>2</sup> C setting = 1                                                                                                                                                                                                                                                | Bench                       | 0   | 1   | 2   | dB   | USB-DB-PRIO1-030  |
|                              |                                                   | I <sup>2</sup> C setting = 2                                                                                                                                                                                                                                                | Bench                       | 1   | 2   | 3   | dB   | USB-DB-PRIO1-031  |
|                              |                                                   | I <sup>2</sup> C setting = 3                                                                                                                                                                                                                                                | Bench                       | 2   | 3   | 4   | dB   | USB-DB-PRIO1-032  |
|                              |                                                   | I <sup>2</sup> C setting = 4                                                                                                                                                                                                                                                | Bench                       | 3   | 4   | 5   | dB   | USB-DB-PRIO1-033  |
| R <sub>RCV_DIF_USB2</sub>    | USB2 HS RX differential receiver termination      | Measured on DP/DN pin; I <sup>2</sup> C register offset address 0x09 I <sup>2</sup> C setting = 4                                                                                                                                                                           | Char                        | 72  | 80  | 88  | Ω    | USB-RES-PRIO1-034 |
|                              |                                                   | I <sup>2</sup> C setting = 3                                                                                                                                                                                                                                                | Char                        | 75  | 85  | 95  | Ω    | USB-RES-PRIO1-035 |
|                              |                                                   | I <sup>2</sup> C setting = 2                                                                                                                                                                                                                                                | ATE                         | 80  | 90  | 100 | Ω    | USB-RES-PRIO1-036 |
|                              |                                                   | I <sup>2</sup> C setting = 1                                                                                                                                                                                                                                                | Char                        | 85  | 95  | 105 | Ω    | USB-RES-PRIO1-037 |
|                              |                                                   | I <sup>2</sup> C setting = 0                                                                                                                                                                                                                                                | ATE                         | 90  | 100 | 110 | Ω    | USB-RES-PRIO1-038 |
| V <sub>SQ_RX_USB2</sub>      | USB2 HS RX squelch<br>detection threshold         | Measured on DP/DN pin; with 90 $\Omega$ nominal differential termination; $I^2C$ register offset address 0x06 $I^2C$ setting = 0                                                                                                                                            | ATE                         | 25  | 50  | 75  | mV   | USB-VOL-PRIO1-039 |
|                              |                                                   | I <sup>2</sup> C setting = 1                                                                                                                                                                                                                                                | Char                        | 40  | 65  | 90  | mV   | USB-VOL-PRIO1-040 |
|                              |                                                   | I <sup>2</sup> C setting = 2                                                                                                                                                                                                                                                | Char                        | 60  | 85  | 110 | mV   | USB-VOL-PRIO1-041 |
|                              |                                                   | I <sup>2</sup> C setting = 3                                                                                                                                                                                                                                                | Char                        | 70  | 95  | 120 | mV   | USB-VOL-PRIO1-042 |
|                              |                                                   | I <sup>2</sup> C setting = 4                                                                                                                                                                                                                                                | ATE                         | 85  | 110 | 135 | mV   | USB-VOL-PRIO1-043 |
|                              |                                                   | I <sup>2</sup> C setting = 5                                                                                                                                                                                                                                                | ATE                         | 100 | 125 | 150 | mV   | USB-VOL-PRIO1-044 |
|                              |                                                   | I <sup>2</sup> C setting = 6                                                                                                                                                                                                                                                | Char                        | 115 | 140 | 165 | mV   | USB-VOL-PRIO1-045 |
|                              |                                                   | I <sup>2</sup> C setting = 7                                                                                                                                                                                                                                                | Char                        | 130 | 155 | 180 | mV   | USB-VOL-PRIO1-046 |
| V <sub>DIS_HS_USB2</sub>     | USB2 HS RX disconnect detection threshold         | Low to High amplitude transition measured on DP/DN pin under disconnect condition; I <sup>2</sup> C register offset address 0x0A I <sup>2</sup> C setting = 0                                                                                                               | ATE                         | 525 | 575 | 625 | mV   | USB-VOL-PRIO1-047 |
|                              |                                                   | I <sup>2</sup> C setting = 1                                                                                                                                                                                                                                                | Char                        | 625 | 675 | 725 | mV   | USB-VOL-PRIO1-048 |
|                              |                                                   | I <sup>2</sup> C setting = 2                                                                                                                                                                                                                                                | Char                        | 725 | 775 | 825 | mV   | USB-VOL-PRIO1-049 |
|                              |                                                   | I <sup>2</sup> C setting = 3                                                                                                                                                                                                                                                | ATE                         | 825 | 875 | 925 | mV   | USB-VOL-PRIO1-050 |
| V <sub>RISE_TX_FS_USB2</sub> | USB2 FS TX Rise/Fall time control                 | Measured on DP/DN pin (10 % to 90 % of final voltage level); with 90 $\Omega$ nominal differential termination; I <sup>2</sup> C register offset address 0x08 I <sup>2</sup> C setting = 0                                                                                  | Bench                       | 8   |     | 20  | ns   | USB-TIM-PRIO1-051 |
|                              |                                                   | I <sup>2</sup> C setting = 1                                                                                                                                                                                                                                                | Bench                       | 4   |     | 10  | ns   | USB-TIM-PRIO1-052 |
| t <sub>JITTER_USB2_HS</sub>  | Total added jitter on USB2<br>HS                  | Measured on DP/DN pin with 90 $\Omega$ nominal differential termination with BER 1e-12 reference; PRBS HS input data payload with USB2 bit stuffing; clean input signal level 75 mV;                                                                                        | Bench                       |     | 25  | 40  | ps   | USB-TIM-PRIO1-053 |

Table 33. USB2 and eUSB2 characteristics...continued

Applicable across operating temperature and power supply ranges as Recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol                             | Parameter                                                                                      | Condition                                                                                                                                                                               | Specification guaranteed by | Min  | Тур | Max  | Unit          | Unique identifier |
|------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|-----|------|---------------|-------------------|
| tJITTER_eUSB2                      | Total added jitter on eUSB2 HS                                                                 | Measured on eDP/eDN pin with 80 $\Omega$ nominal differential termination with BER 1e-12 reference; PRBS HS input data payload with USB2 bit stuffing; clean input signal level 100 mV; | Bench                       |      | 25  | 40   | ps            | USB-TIM-PRIO1-088 |
| V <sub>RX_CM_eUSB2</sub>           | eUSB2 HS RX DC<br>common mode voltage<br>range                                                 |                                                                                                                                                                                         | ATE                         | 120  |     | 280  | mV            | USB-VOL-PRIO1-054 |
| C <sub>RX_CM_eUSB2</sub>           | eUSB2 HS center tapped capacitance                                                             |                                                                                                                                                                                         | Bench                       | 15   |     | 50   | pF            | USB-CAP-PRIO1-055 |
| V <sub>RX_DIF_SENS_</sub><br>eUSB2 | eUSB2 HS RX sensitivity                                                                        |                                                                                                                                                                                         | Bench                       | 25   | 50  |      | +/-mV         | USB-VOL-PRIO1-056 |
| R <sub>RCV_DIF_eUSB2</sub>         | eUSB2 HS RX differential receiver termination                                                  | Measured on eDP/eDN pin;                                                                                                                                                                | ATE                         | 72   | 80  | 88   | Ω             | USB-RES-PRIO1-057 |
| V <sub>OP_TX_eUSB2</sub>           | eUSB2 HS TX output<br>signal swing                                                             | Measured on eDP/eDN pin with no deemphasis with 80 $\Omega$ (nominal) differential termination; $I^2C$ register offset address $0x05$ $I^2C$ setting = 0                                | Char                        | 140  | 180 | 220  | mV            | USB-VOL-PRIO1-058 |
|                                    |                                                                                                | I <sup>2</sup> C setting = 1                                                                                                                                                            | ATE                         | 160  | 200 | 240  | mV            | USB-VOL-PRIO1-059 |
|                                    |                                                                                                | I <sup>2</sup> C setting = 2                                                                                                                                                            | ATE                         | 180  | 220 | 260  | mV            | USB-VOL-PRIO1-060 |
|                                    |                                                                                                | I <sup>2</sup> C setting = 3                                                                                                                                                            | Char                        | 200  | 240 | 280  | mV            | USB-VOL-PRIO1-061 |
| GT <sub>X_DE_eUSB2</sub>           | eUSB2 HS TX de-<br>emphasis as measured on<br>eDP/eDN pin                                      | Measurement at 240 MHz with reference to DC- 1 MHz; referenced to 200 mV (terminated) TX signaling; I <sup>2</sup> C register offset address 0x05                                       |                             |      |     |      |               |                   |
|                                    |                                                                                                | I <sup>2</sup> C setting = 1                                                                                                                                                            | Char                        | 0    | 1   | 2    | dB            | USB-DB-PRIO1-063  |
|                                    |                                                                                                | I <sup>2</sup> C setting = 2                                                                                                                                                            | Char                        | 1    | 2   | 3    | dB            | USB-DB-PRIO1-064  |
|                                    |                                                                                                | I <sup>2</sup> C setting = 3                                                                                                                                                            | ATE                         | 2    | 3   | 4    | dB            | USB-DB-PRIO1-065  |
| G <sub>RX_EQ_eUSB2</sub>           | eUSB2 HS RX equalization as measured on eDP/eDN pin                                            | Measurement at 240 MHz with reference to DC- 1 MHz; $I^2C$ register offset address 0x04 $I^2C$ setting = 0                                                                              | Bench                       | -1   | 0   | 1    | dB            | USB-DB-PRIO1-066  |
|                                    |                                                                                                | I <sup>2</sup> C setting = 1                                                                                                                                                            | Bench                       | 0    | 1   | 2    | dB            | USB-DB-PRIO1-067  |
|                                    |                                                                                                | I <sup>2</sup> C setting = 2                                                                                                                                                            | Bench                       | 1    | 2   | 3    | dB            | USB-DB-PRIO1-068  |
|                                    |                                                                                                | I <sup>2</sup> C setting = 3                                                                                                                                                            | Bench                       | 2    | 3   | 4    | dB            | USB-DB-PRIO1-069  |
|                                    |                                                                                                | I <sup>2</sup> C setting = 4                                                                                                                                                            | Bench                       | 3    | 4   | 5    | dB            | USB-DB-PRIO1-070  |
| V <sub>SQ_RX_eUSB2</sub>           | eUSB2 HS RX squelch<br>threshold as measured on<br>eDP/eDN pin                                 | Measured on eDP/eDN pin; with $80~\Omega$ nominal differential termination; $I^2C$ register offset address $0x04$ $I^2C$ setting = $0$                                                  | Char                        | 25   | 50  | 75   | mV            | USB-VOL-PRIO1-071 |
|                                    |                                                                                                | I <sup>2</sup> C setting = 1                                                                                                                                                            | ATE                         | 40   | 65  | 90   | mV            | USB-VOL-PRIO1-072 |
|                                    |                                                                                                | I <sup>2</sup> C setting = 2                                                                                                                                                            | ATE                         | 60   | 85  | 110  | mV            | USB-VOL-PRIO1-073 |
|                                    |                                                                                                | I <sup>2</sup> C setting = 3                                                                                                                                                            | Char                        | 70   | 95  | 120  | mV            | USB-VOL-PRIO1-074 |
| V <sub>CM_RX_AC_eUSB2</sub>        | eUSB2 HS RX AC common mode voltage                                                             | CM noise band (50 MHz to 480 MHz)                                                                                                                                                       | Bench                       |      |     | 60   | +/-m<br>Vpeak | USB-VOL-PRIO1-075 |
| V <sub>OL_LF_eUSB2</sub>           | eUSB2 LS/FS Low-level output voltage                                                           | (0.15 x internally derived 1.2 V reference from VDD1V8)                                                                                                                                 | ATE                         |      |     | 0.18 | V             | USB-VOL-PRIO1-076 |
| V <sub>OH_LF_eUSB2</sub>           | eUSB2 LS/FS High-level output voltage                                                          | (0.85 x internally derived 1.2 V reference from VDD1V8)                                                                                                                                 | ATE                         | 1.02 |     |      | V             | USB-VOL-PRIO1-077 |
| V <sub>IL_LF_eUSB2</sub>           | eUSB2 LS/FS Low-level input voltage                                                            | (0.35 x internally derived 1.2 V reference from VDD1V8)                                                                                                                                 | ATE                         | -0.1 |     | 0.42 | V             | USB-VOL-PRIO1-078 |
| V <sub>IH_LF_eUSB2</sub>           | eUSB2 LS/FS High-level input voltage                                                           | (0.65 x internally derived 1.2 V reference from VDD1V8)                                                                                                                                 | ATE                         | 0.78 |     |      | V             | USB-VOL-PRIO1-079 |
| V <sub>Hysteresis_eUSB2</sub>      | eUSB2 LS/FS RX<br>Hysteresis                                                                   | (0.04 x internally derived 1.2 V reference from VDD1V8min)                                                                                                                              | Bench                       | 32   |     | 130  | mV            | USB-VOL-PRIO1-080 |
| ZTXSRC_LF_eUSB2                    | eUSB2 LS/FS Transmit output impedance                                                          |                                                                                                                                                                                         | ATE                         | 28   |     | 60   | Ω             | USB-RES-PRIO1-081 |
| V <sub>CM_TX_AC_USB2</sub>         | USB2 HS TX AC common<br>mode voltage (measured<br>when 400 mV USB2<br>HS TX signaling level is | Measured spectral content from 800 MHz to 2 GHz frequency band                                                                                                                          | Bench                       |      |     | 22   | mVrms         | USB-VOL-PRIO1-082 |

PTN3222HM

All information provided in this document is subject to legal disclaimers.

Table 33. USB2 and eUSB2 characteristics...continued

Applicable across operating temperature and power supply ranges as Recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol                        | Parameter                                                                                                                          | Condition              | Specification guaranteed by | Min | Тур | Max | Unit | Unique identifier |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------|-----|-----|-----|------|-------------------|
|                               | selected and with 90 Ω termination) at USB2 pins                                                                                   |                        |                             |     |     |     |      |                   |
| V <sub>CM_TX_AC_RF_USB2</sub> | USB2 HS TX AC common                                                                                                               | Freq = 720 MHz         | Bench                       |     | -57 | -49 | dBV  | USB-DB-PRIO1-083  |
|                               | mode voltage at specific harmonic frequency                                                                                        | Freq = 960 MHz         | Bench                       |     | -41 | -35 | dBV  | USB-DB-PRIO1-084  |
|                               | (measured when 400 mV<br>USB2 HS TX signaling                                                                                      | Freq = 1.2 GHz         | Bench                       |     | -59 | -51 | dBV  | USB-DB-PRIO1-085  |
|                               | level is selected and with 90 Ω termination) at USB2 pins; all dB level referenced to signal level at Nyquist frequency of 240 MHz | Freq = 1.44 GHz        | Bench                       |     | -43 | -38 | dBV  | USB-DB-PRIO1-086  |
| tresponse                     | Response time to wake<br>up and activate redriver<br>data path for USB2 packet<br>transmission                                     |                        | Bench                       |     |     | 4   | UI   | USB-TIM-PRIO1-087 |
| V <sub>OVP,Th</sub>           | VBUS Over voltage                                                                                                                  | Low to high transition | ATE                         | 4.2 | 4.4 | 4.9 | V    | USB-VOL-PRIO1-089 |
|                               | detector on DP and DN pins                                                                                                         | High to low transition | ATE                         | 3.9 | 4.2 | 4.9 | V    | USB-VOL-PRIO1-090 |
| V <sub>CRS</sub>              | USB2 LS cross-over voltage                                                                                                         |                        | ATE                         | 1.3 | -   | 2   | V    | USB-VOL-PRIO1-103 |

## 12.3 I<sup>2</sup>C dynamic/static characteristics

Table 34 provides details of the I<sup>2</sup>C dynamic/static characteristics.

Table 34. Standard mode I<sup>2</sup>C characteristics

Applicable across operating temperature and power supply ranges as recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol               | Parameter                                                           | Condition                                                                           | Specification guaranteed by | Min           | Тур | Max             | Unit | Unique identifier |
|----------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------|---------------|-----|-----------------|------|-------------------|
| f <sub>I2C</sub>     | I <sup>2</sup> C clock frequency                                    | Standard mode                                                                       | ATE                         | 0             |     | 100             | kHz  | STD-FRQ-PRIO1-001 |
| R <sub>PULLUP</sub>  | I <sup>2</sup> C interface pull-up<br>resistors on SCL/SDA<br>lines | System Requirement                                                                  |                             | 0.567         | 2.2 | 2.83            | kΩ   | STD-RES-PRIO1-002 |
| V <sub>IH</sub>      | High-level input voltage                                            | Standard mode; 1.8 V                                                                | ATE                         | 0.7 x VDD1V8  |     |                 | V    | STD-VOL-PRIO1-003 |
| V <sub>IL</sub>      | Low-level input voltage                                             | Standard mode; 1.8 V                                                                | ATE                         | -0.3          |     | 0.3 x<br>VDD1V8 | V    | STD-VOL-PRIO1-004 |
| V <sub>hys</sub>     | Hysteresis of Schmitt trigger inputs                                | Standard mode: 1.8 V                                                                | Bench                       | 0.05 x VDD1V8 |     |                 | V    | STD-VOL-PRIO1-005 |
| V <sub>OL</sub>      | Low-level output voltage                                            | Standard mode, 2mA sink current;<br>VDD1V8 < 2 V                                    | ATE                         | 0             |     | 0.2 x<br>VDD1V8 | V    | STD-VOL-PRIO1-006 |
| I <sub>OL</sub>      | Low-level output current                                            | Standard mode, V <sub>OL</sub> = 0.4 V;                                             | ATE                         | 3             |     |                 | mA   | STD-CUR-PRIO1-007 |
| I <sub>IL</sub>      | Low-level input current                                             | Standard mode, Pin voltage = 0.1V <sub>PULLUP</sub> to 0.9V <sub>PULLUP</sub> , max | ATE                         | -10           |     | 10              | uA   | STD-CUR-PRIO1-008 |
| Cı                   | Capacitance of I/O pins                                             | Standard mode                                                                       | Bench                       |               |     | 10              | pF   | STD-CAP-PRIO1-009 |
| t <sub>HD,STA</sub>  | Hold time (repeated-<br>START) condition                            | Standard mode                                                                       | ATE                         | 4             |     |                 | us   | STD-TIM-PRIO1-010 |
| t <sub>LOW</sub>     | Low period of I <sup>2</sup> C clock                                | Standard mode                                                                       | ATE                         | 4.7           |     |                 | us   | STD-TIM-PRIO1-011 |
| t <sub>HIGH</sub>    | High period of I <sup>2</sup> C clock                               | Standard mode                                                                       | ATE                         | 4             |     |                 | us   | STD-TIM-PRIO1-012 |
| t <sub>SU,STA</sub>  | Setup time (REPEAT)<br>START condition                              | Standard mode                                                                       | ATE                         | 4.7           |     |                 | us   | STD-TIM-PRIO1-013 |
| t <sub>HD, DAT</sub> | Data hold time                                                      | Standard mode                                                                       | ATE                         | 0             |     |                 | us   | STD-TIM-PRIO1-014 |
| t <sub>SU, DAT</sub> | Data setup time                                                     | Standard mode                                                                       | ATE                         | 250           |     |                 | ns   | STD-TIM-PRIO1-015 |
| t <sub>SU, STO</sub> | Setup time for STOP condition                                       | Standard mode                                                                       | ATE                         | 4             |     |                 | us   | STD-TIM-PRIO1-016 |
| t <sub>BUF</sub>     | Bus free time between<br>STOP and START<br>condition                | Standard mode                                                                       | ATE                         | 4.7           |     |                 | us   | STD-TIM-PRIO1-017 |

PTN3222HM

All information provided in this document is subject to legal disclaimers.

Table 34. Standard mode I<sup>2</sup>C characteristics...continued

Applicable across operating temperature and power supply ranges as recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol              | Parameter                                                                  | Condition                                                       | Specification guaranteed by | Min                   | Тур | Max  | Unit | Unique identifier |
|---------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------|-----------------------|-----|------|------|-------------------|
| t <sub>r</sub>      | Rise time of SCL/SDA signals                                               | Standard mode                                                   | Bench                       | 20                    |     | 1000 | ns   | STD-TIM-PRIO1-018 |
| t <sub>f</sub>      | Fall time of SCL/SDA signals                                               | Standard mode                                                   | Bench                       | 20 x<br>(VDD1V8 /5.5) |     | 300  | ns   | STD-TIM-PRIO1-019 |
| t <sub>VD,DAT</sub> | Data valid time                                                            | Standard mode                                                   | ATE                         |                       |     | 3.45 | us   | STD-TIM-PRIO1-020 |
| t <sub>VD,ACK</sub> | Data valid acknowledge time                                                | Standard mode                                                   | ATE                         |                       |     | 3.45 | us   | STD-TIM-PRIO1-021 |
| t <sub>SP</sub>     | Pulse width of<br>spikes that must be<br>suppressed by the<br>input filter | Standard mode                                                   | ATE                         | 0                     |     | 50   | ns   | STD-TIM-PRIO1-022 |
| V <sub>nL</sub>     | Noise margin at the LOW level                                              | Standard mode, for each connected device (including hysteresis) | Bench                       | 0.1 x VDD1V8          |     |      | V    | STD-VOL-PRIO1-023 |
| V <sub>nH</sub>     | Noise margin at the HIGH level                                             | Standard mode, for each connected device (including hysteresis) | Bench                       | 0.2 x VDD1V8          |     |      | V    | STD-VOL-PRIO1-024 |
| C <sub>b</sub>      | Capacitive load for each bus line                                          | Standard mode, system requirement                               | System                      |                       |     | 400  | pF   | STD-CAP-PRIO1-025 |

#### Table 35. Fast mode I<sup>2</sup>C characteristics

Applicable across operating temperature and power supply ranges as mentioned in Recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol               | Parameter                                                           | Condition                                                                      | Specification guaranteed by | Min                  | Тур | Max             | Unit | Unique identifier |
|----------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------|----------------------|-----|-----------------|------|-------------------|
| f <sub>I2C</sub>     | I <sup>2</sup> C clock frequency                                    | Fast mode                                                                      | ATE                         | 0                    |     | 400             | kHz  | FST-FRQ-PRIO1-001 |
| R <sub>PULLUP</sub>  | I <sup>2</sup> C interface pull-up<br>resistors on SCL/SDA<br>lines | System Requirement                                                             |                             | 0.567                | 2.2 | 2.83            | kΩ   | FST-RES-PRIO1-002 |
| V <sub>IH</sub>      | High-level input voltage                                            | Fast mode; 1.8 V                                                               | ATE                         | 0.7 x<br>VDD1V8      |     |                 | V    | FST-VOL-PRIO1-003 |
| V <sub>IL</sub>      | Low-level input voltage                                             | Fast mode; 1.8 V                                                               | ATE                         | -0.3                 |     | 0.3 x<br>VDD1V8 | V    | FST-VOL-PRIO1-004 |
| V <sub>hys</sub>     | Hysteresis of Schmitt trigger inputs                                | Fast mode; 1.8 V                                                               | Bench                       | 0.05 x<br>VDD1V8     |     |                 | V    | FST-VOL-PRIO1-005 |
| V <sub>OL</sub>      | Low-level output voltage                                            | Fast mode, 2mA sink current;<br>VDD1V8 < 2 V                                   | ATE                         | 0                    |     | 0.2 x<br>VDD1V8 | V    | FST-VOL-PRIO1-006 |
| I <sub>OL</sub>      | Low-level output current                                            | Fast mode, V <sub>OL</sub> = 0.4 V;                                            | ATE                         | 3                    |     |                 | mA   | FST-CUR-PRIO1-007 |
| I <sub>IL</sub>      | Low-level input current                                             | Fast mode, Pin voltage = 0.1V <sub>PULLUP</sub> to 0.9V <sub>PULLUP, max</sub> | ATE                         | -10                  |     | 10              | uA   | FST-CUR-PRIO1-008 |
| Cı                   | Capacitance of I/O pins                                             | Fast mode                                                                      | Bench                       |                      |     | 10              | pF   | FST-CAP-PRIO1-009 |
| t <sub>HD,STA</sub>  | Hold time (repeated-<br>START) condition                            | Fast mode                                                                      | ATE                         | 0.6                  |     |                 | us   | FST-TIM-PRIO1-010 |
| t <sub>LOW</sub>     | Low period of I <sup>2</sup> C clock                                | Fast mode                                                                      | ATE                         | 1.3                  |     |                 | us   | FST-TIM-PRIO1-011 |
| t <sub>HIGH</sub>    | High period of I <sup>2</sup> C clock                               | Fast mode                                                                      | ATE                         | 0.6                  |     |                 | us   | FST-TIM-PRIO1-012 |
| t <sub>SU,STA</sub>  | Setup time (REPEAT)<br>START condition                              | Fast mode                                                                      | ATE                         | 0.6                  |     |                 | us   | FST-TIM-PRIO1-013 |
| t <sub>HD, DAT</sub> | Data hold time                                                      | Fast mode                                                                      | ATE                         | 0                    |     |                 | us   | FST-TIM-PRIO1-014 |
| t <sub>SU, DAT</sub> | Data setup time                                                     | Fast mode                                                                      | ATE                         | 100                  |     |                 | ns   | FST-TIM-PRIO1-015 |
| t <sub>SU, STO</sub> | Setup time for STOP condition                                       | Fast mode                                                                      | ATE                         | 0.6                  |     |                 | us   | FST-TIM-PRIO1-016 |
| t <sub>BUF</sub>     | Bus free time between STOP and START condition                      | Fast mode                                                                      | ATE                         | 1.3                  |     |                 | us   | FST-TIM-PRIO1-017 |
| t <sub>r</sub>       | Rise time of SCL/SDA signals                                        | Fast mode                                                                      | Bench                       | 20                   |     | 300             | ns   | FST-TIM-PRIO1-018 |
| t <sub>f</sub>       | Fall time of SCL/SDA signals                                        | Fast mode                                                                      | Bench                       | 20 x<br>(VDD1V8 /5.5 | 5)  | 300             | ns   | FST-TIM-PRIO1-019 |
| t <sub>VD,DAT</sub>  | Data valid time                                                     | Fast mode                                                                      | ATE                         |                      |     | 0.9             | us   | FST-TIM-PRIO1-020 |

PTN3222HM

All information provided in this document is subject to legal disclaimers.

© 2025 NXP B.V. All rights reserved.

Table 35. Fast mode I<sup>2</sup>C characteristics...continued

Applicable across operating temperature and power supply ranges as mentioned in Recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol              | Parameter                                                                  | Condition                                                   | Specification guaranteed by | Min             | Тур | Max | Unit | Unique identifier |
|---------------------|----------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------|-----------------|-----|-----|------|-------------------|
| t <sub>VD,ACK</sub> | Data valid acknowledge time                                                | Fast mode                                                   | ATE                         |                 |     | 0.9 | us   | FST-TIM-PRIO1-021 |
| t <sub>SP</sub>     | Pulse width of<br>spikes that must be<br>suppressed by the input<br>filter | Fast mode                                                   | ATE                         | 0               |     | 50  | ns   | FST-TIM-PRIO1-022 |
| V <sub>nL</sub>     | Noise margin at the LOW level                                              | Fast mode, for each connected device (including hysteresis) | Bench                       | 0.1 x<br>VDD1V8 |     |     | V    | FST-VOL-PRIO1-023 |
| V <sub>nH</sub>     | Noise margin at the HIGH level                                             | Fast mode, for each connected device (including hysteresis) | Bench                       | 0.2 x<br>VDD1V8 |     |     | V    | FST-VOL-PRIO1-024 |
| C <sub>b</sub>      | Capacitive load for each bus line                                          | Fast mode, system requirement                               | System                      |                 |     | 400 | pF   | FST-CAP-PRIO1-025 |



Table 36. Fast-mode Plus I<sup>2</sup>C characteristics

Applicable across operating temperature and power supply ranges as recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol              | Parameter                                                             | Condition             | Specification guaranteed by | Min              | Тур | Max             | Unit | Unique identifier    |
|---------------------|-----------------------------------------------------------------------|-----------------------|-----------------------------|------------------|-----|-----------------|------|----------------------|
| f <sub>I2C</sub>    | I <sup>2</sup> C clock frequency                                      | Fast-mode Plus        | ATE                         | 0                |     | 1000            | kHz  | FMPLUS-FRQ-PRIO1-001 |
| R <sub>PULLUP</sub> | I <sup>2</sup> C interface pull-<br>up resistors on SCL/<br>SDA lines | System Requirement    |                             | 0.567            | 2.2 | 2.83            | kΩ   | FMPLUS-RES-PRIO1-002 |
| V <sub>IH</sub>     | High-level input voltage                                              | Fast-mode Plus; 1.8 V | ATE                         | 0.7 x<br>VDD1V8  |     |                 | V    | FMPLUS-VOL-PRIO1-003 |
| V <sub>IL</sub>     | Low-level input voltage                                               | Fast-mode Plus; 1.8 V | ATE                         | -0.3             |     | 0.3 x<br>VDD1V8 | V    | FMPLUS-VOL-PRIO1-004 |
| $V_{hys}$           | Hysteresis of<br>Schmitt trigger<br>inputs                            | Fast-mode Plus; 1.8 V | Bench                       | 0.05 x<br>VDD1V8 |     |                 | V    | FMPLUS-VOL-PRIO1-005 |

Table 36. Fast-mode Plus I<sup>2</sup>C characteristics...continued

Applicable across operating temperature and power supply ranges as recommended operating conditions unless otherwise noted. Typical values are specified at 25 °C unless otherwise noted.

| Symbol               | Parameter                                                                  | Condition                                                            | Specification guaranteed by | Min                      | Тур | Max             | Unit | Unique identifier    |
|----------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------|--------------------------|-----|-----------------|------|----------------------|
| V <sub>OL</sub>      | Low-level output voltage                                                   | 2mA sink current; VDD1V8 < 2 V                                       | ATE                         | 0                        |     | 0.2 x<br>VDD1V8 | V    | FMPLUS-VOL-PRIO1-006 |
| I <sub>OL</sub>      | Low-level output current                                                   | V <sub>OL</sub> = 0.4 V; Fast-mode<br>Plus                           | ATE                         | 20                       |     |                 | mA   | FMPLUS-CUR-PRIO1-007 |
| I <sub>IL</sub>      | Low-level input current                                                    | Pin voltage = 0.1V <sub>PULLUP</sub> to 0.9V <sub>PULLUP</sub> , max | ATE                         | -10                      |     | 10              | uA   | FMPLUS-CUR-PRIO1-008 |
| Cı                   | Capacitance of I/O pins                                                    |                                                                      | Bench                       |                          |     | 10              | pF   | FMPLUS-CAP-PRIO1-009 |
| t <sub>HD,STA</sub>  | Hold time (repeated-<br>START) condition                                   | Fast-mode Plus                                                       | ATE                         | 0.26                     |     |                 | us   | FMPLUS-TIM-PRIO1-010 |
| t <sub>LOW</sub>     | Low period of I <sup>2</sup> C clock                                       | Fast-mode Plus                                                       | ATE                         | 0.5                      |     |                 | us   | FMPLUS-TIM-PRIO1-011 |
| t <sub>HIGH</sub>    | High period of I <sup>2</sup> C clock                                      | Fast-mode Plus                                                       | ATE                         | 0.26                     |     |                 | us   | FMPLUS-TIM-PRIO1-012 |
| t <sub>SU,STA</sub>  | Setup time<br>(REPEAT) START<br>condition                                  | Fast-mode Plus                                                       | ATE                         | 0.26                     |     |                 | us   | FMPLUS-TIM-PRIO1-013 |
| t <sub>HD, DAT</sub> | Data hold time                                                             |                                                                      | ATE                         | 0                        |     |                 | us   | FMPLUS-TIM-PRIO1-014 |
| t <sub>SU, DAT</sub> | Data setup time                                                            | Fast-mode Plus                                                       | ATE                         | 50                       |     |                 | ns   | FMPLUS-TIM-PRIO1-015 |
| t <sub>SU, STO</sub> | Setup time for STOP condition                                              | Fast-mode Plus                                                       | ATE                         | 0.26                     |     |                 | us   | FMPLUS-TIM-PRIO1-016 |
| t <sub>BUF</sub>     | Bus free time<br>between STOP and<br>START condition                       | Fast-mode Plus                                                       | ATE                         | 0.5                      |     |                 | us   | FMPLUS-TIM-PRIO1-017 |
| t <sub>r</sub>       | Rise time of SCL/<br>SDA signals                                           | Fast-mode Plus                                                       | Bench                       | 0                        |     | 120             | ns   | FMPLUS-TIM-PRIO1-018 |
| t <sub>f</sub>       | Fall time of SCL/<br>SDA signals                                           | Fast-mode Plus                                                       | Bench                       | 20 x(VDD1<br>V8<br>/5.5) |     | 120             | ns   | FMPLUS-TIM-PRIO1-019 |
| t <sub>VD,DAT</sub>  | Data valid time                                                            | Fast-mode Plus                                                       | ATE                         |                          |     | 0.45            | us   | FMPLUS-TIM-PRIO1-020 |
| t <sub>VD,ACK</sub>  | Data valid acknowledge time                                                | Fast-mode Plus                                                       | ATE                         |                          |     | 0.45            | us   | FMPLUS-TIM-PRIO1-021 |
| t <sub>SP</sub>      | Pulse width of<br>spikes that must be<br>suppressed by the<br>input filter |                                                                      | ATE                         | 0                        |     | 50              | ns   | FMPLUS-TIM-PRIO1-022 |
| V <sub>nL</sub>      | Noise margin at the LOW level                                              | Fast-mode Plus, for each connected device (including hysteresis)     | Bench                       | 0.1 x<br>VDD1V8          |     |                 | V    | FMPLUS-VOL-PRIO1-023 |
| $V_{nH}$             | Noise margin at the HIGH level                                             | Fast-mode Plus, for each connected device (including hysteresis)     | Bench                       | 0.2 x<br>VDD1V8          |     |                 | V    | FMPLUS-VOL-PRIO1-024 |
| C <sub>b</sub>       | Capacitive load for each bus line                                          | System Requirement                                                   |                             |                          |     | 400             | pF   | FMPLUS-CAP-PRIO1-025 |

#### 12.4 ADDR pin characteristics

Table 37 provides details of the ADDR pin characteristics.

Table 37. ADDR characteristics

| Table of Abbit characteristics |                          |                         |                             |                 |     |                |      |                   |  |
|--------------------------------|--------------------------|-------------------------|-----------------------------|-----------------|-----|----------------|------|-------------------|--|
| Symbol                         | Parameter                | Condition               | Specification guaranteed by | Min             | Тур | Max            | Unit | Unique identifier |  |
| V <sub>IH1</sub>               | High-level input voltage | Pin connected to VDD1V8 | ATE                         | 0.9 x<br>VDD1V8 |     | VDD1V8+0.<br>3 | V    | QAT-VOL-PRIO1-001 |  |

PTN3222HM

All information provided in this document is subject to legal disclaimers.

© 2025 NXP B.V. All rights reserved.

Table 37. ADDR characteristics...continued

| Symbol              | Parameter                                      | Condition                                           | Specification guaranteed by | Min               | Тур | Max               | Unit | Unique identifier |
|---------------------|------------------------------------------------|-----------------------------------------------------|-----------------------------|-------------------|-----|-------------------|------|-------------------|
| V <sub>IH2</sub>    | High-level input voltage                       | Rext = 56 kΩ (10 % resistor) pullup to VDD1V8       | ATE                         | 0.575 x<br>VDD1V8 |     | 0.725 x<br>VDD1V8 | V    | QAT-VOL-PRIO1-009 |
| V <sub>IM</sub>     | High-level input voltage                       | Rext = 200 kΩ (10 % resistor) pullup to VDD1V8      | ATE                         | 0.275 x<br>VDD1V8 |     | 0.425 x<br>VDD1V8 | V    | QAT-VOL-PRIO1-010 |
| V <sub>IL</sub>     | Low-level input voltage                        | Pin connected to GND                                | ATE                         |                   |     | 0.1 x<br>VDD1V8   | V    | QAT-VOL-PRIO1-002 |
| I <sub>bckcur</sub> | Back current on the pin when there is no power | VDD1V8=0<br>(no power supply to<br>RST_N Input pad) | ATE                         |                   |     | 1                 | μΑ   | QAT-CUR-PRIO1-003 |
| I <sub>IL</sub>     | Pin leakage current                            | Pin connected directly to GND                       | ATE                         |                   |     | 5                 | μА   | QAT-CUR-PRIO1-004 |
| Cpin                | Pin capacitance                                |                                                     | Bench                       |                   |     | 10                | pF   | QAT-CAP-PRIO1-007 |
| Rpd                 | Internal pulldown resistor                     |                                                     | ATE                         | 86                | 105 | 122               | kΩ   | QAT-RES-PRIO1-008 |

## 12.5 RST\_N pin characteristics

<u>Table 38</u> provides details of the RST\_N characteristics.

Table 38. RST\_N characteristics

| Symbol                | Parameter                                      | Condition                                           | Specification guaranteed by | Min | Тур | Max | Unit | Unique identifier |
|-----------------------|------------------------------------------------|-----------------------------------------------------|-----------------------------|-----|-----|-----|------|-------------------|
| V <sub>IH</sub>       | High-level input voltage                       | 1.8 V IO operation                                  | ATE                         | 1.2 |     |     | V    | BIN-VOL-PRIO1-001 |
| V <sub>IL</sub>       | Low-level input voltage                        | 1.8 V IO operation                                  | ATE                         |     |     | 0.3 | V    | BIN-VOL-PRIO1-002 |
| I <sub>bckcur</sub>   | Back current on the pin when there is no power | VDD1V8=0<br>(no power supply to<br>RST_N Input pad) | ATE                         |     |     | 1   | uA   | BIN-CUR-PRIO1-003 |
| I <sub>IL</sub>       | Pin leakage current                            | Pin connected directly to GND                       | ATE                         |     |     | 5   | uA   | BIN-CUR-PRIO1-004 |
| t <sub>RST_N_SP</sub> | Minimum Deglitch duration                      |                                                     | Bench                       | 200 |     |     | ns   | BIN-TIM-PRIO1-005 |
| C <sub>pin</sub>      | Pin capacitance                                |                                                     | Bench                       |     |     | 10  | pF   | BIN-CAP-PRIO1-006 |

## 13 Package outline

This section shows the package outline for PTN3222HM.

## 13.1 SOT2074-1 (XQFN12)





PTN3222HM



Figure 16. Package outline SOT2074-1 (XQFN12) (3/6)



Figure 17. Package outline SOT2074-1 (XQFN12) (4/6)



PQFN-COL-12 I/O 1.75 X 2.2 X 0.5 PKG, 0.4 PITCH S0T2074-1

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

23. PIN 1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY.
4. COPLANARITY APPLIES TO LEADS.

5. MIN. METAL GAP SHOULD BE 0.15 MM.

© NXP B.V. ALL RIGHTS RESERVED

DATE: 17 JUL 2020

| 9 11/0 211                 | THE THOUSE THE SERVICE |                 |           | , , , , , |
|----------------------------|------------------------|-----------------|-----------|-----------|
| MECHANICAL OUTLINE         | STANDARD:              | DRAWING NUMBER: | REVISION: |           |
| PRINT VERSION NOT TO SCALE | MO-288                 | 98ASA01665D     | 0         |           |

Figure 19. Package outline SOT2074-1 (XQFN12) (6/6)

# 14 Packing information

This section details the product dimensions, orientation, and carrier tape specifications.

# 14.1 SOT2074-1 XQFN12; Reel NDP, SMD, 13" Q1 standard product orientation Ordering code (12NC) ending 118

#### 14.1.1 Dimensions and quantities

Table 39. Dimension and quantities

| Reel dimensions<br>d x w (mm) [1] | SPQ/PQ (pcs) | Reels per box |
|-----------------------------------|--------------|---------------|
| 330 x 8                           | 18000        | 1             |

[1] d = reel diameter; w = tape width

#### 14.1.2 Product orientation



#### 14.1.3 Carrier tape dimensions



# 15 Acronyms

Table 40 lists acronyms used in this document.

#### Table 40. Acronyms

| Acronym | Description                                        |
|---------|----------------------------------------------------|
| AFE     | Analog front-end                                   |
| CDM     | Charged device model                               |
| СМ      | Control message                                    |
| CMF     | Common-mode filter                                 |
| DRD     | Dual role device                                   |
| DSP     | Downstream port                                    |
| EOP     | End of packet                                      |
| EQ      | Equalization                                       |
| ESE1    | Extended SE1                                       |
| ESD     | Electrostatic discharge                            |
| eUSB    | Embedded USB                                       |
| FS      | Full speed mode of USB2 specification (12 Mbit/s)  |
| НВМ     | Human body model                                   |
| HS      | High-speed mode of USB2 specification (480 Mbit/s) |
| IC      | Integrated circuit                                 |
| LPM     | Link power management                              |
| LS      | Low-speed mode of USB2 specification (1.5 Mbit/s)  |
| РСВ     | Printed-circuit board                              |
| POR     | Power-on reset                                     |
| RAP     | Register access protocol                           |
| RX      | Receiver                                           |
| SCM     | Start of control message                           |
| SE      | Single ended                                       |
| SE0     | Single ended zero                                  |
| SE1     | Single ended one                                   |
| SI      | Signal integrity                                   |
| SOC     | System on a chip                                   |
| SOP     | Start of packet                                    |
| TX      | Transmitter                                        |
| USP     | Upstream port                                      |

## 16 References

This section lists the references used to supplement this document.

| <u>UM10204</u>                                                        | _                                                                                                                                                                                   | l <sup>2</sup> C-bus specification and user manual, NXP Semiconductors                                                                                            |
|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB-IF organization<br>document repository for<br>eUSB2 specification | _                                                                                                                                                                                   | Embedded USB2 Physical Layer Supplement to USB Revision 2.0 specification, Revision 1.1, November 3, 2018                                                         |
| USB-IF organization<br>document repository for<br>USB2 specification  | _                                                                                                                                                                                   | Universal Serial Bus Specification, Rev 2.0, April 27, 2000 and approved ECNs as per USB2.0 document package release (usb_20_20190524.zip)                        |
| USB BC1.2 specification                                               | _                                                                                                                                                                                   | USB Battery Charging (BC1.2) specification from USB-IF                                                                                                            |
| AN13637                                                               |                                                                                                                                                                                     | PTN3222BUK Application note for handling abnormal pulses at the end of EOP, 2022                                                                                  |
| AN13462                                                               | _                                                                                                                                                                                   | PTN3222 Layout guidelines, 2022                                                                                                                                   |
|                                                                       | USB-IF organization<br>document repository for<br>eUSB2 specification<br>USB-IF organization<br>document repository for<br>USB2 specification<br>USB BC1.2 specification<br>AN13637 | USB-IF organization document repository for eUSB2 specification  USB-IF organization document repository for USB2 specification  USB BC1.2 specification  AN13637 |

**PTN3222HM** 

1-Port eUSB2 to USB2 Redriver

# 17 Revision history

Table 41 summarizes revisions to this document.

#### **Revision history**

| Document ID    | Release Date    | Description            |
|----------------|-----------------|------------------------|
| PTN3222HM v1.0 | 16 October 2025 | Initial public release |

## Legal information

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |  |  |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|--|--|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |  |  |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |  |  |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |  |  |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PTN3222HM

All information provided in this document is subject to legal disclaimers.

© 2025 NXP B.V. All rights reserved.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

I2C-bus — logo is a trademark of NXP B.V.

### **Contents**

| 1               | General description                      | 2  |
|-----------------|------------------------------------------|----|
| 2<br>3          | Features and benefits Applications       |    |
| ა<br>4          | Ordering information                     |    |
| <b>4</b><br>4.1 | Ordering information                     |    |
| 4.1<br>4.2      |                                          |    |
|                 | Top side marking                         |    |
| 5               | Functional diagram                       |    |
| 6               | Pinning information                      |    |
| 6.1             | Pinning                                  |    |
| 6.2<br>-        | Pin description                          |    |
| 7               | Functional description                   |    |
| 7.1             | Reset                                    |    |
| 7.2             | Operating modes                          |    |
| 7.3             | eUSB2 repeater                           | /  |
| 7.3.1           | Overvoltage protection on USB2 DP/DN     | _  |
|                 | pins                                     |    |
| 7.4             | BC1.2 support                            |    |
| 7.5             | I2C operation                            |    |
| 7.5.1           | I2C target address                       |    |
| 7.5.2           | Example of writing one or more registers |    |
| 7.5.3           | Example of reading one or more registers |    |
| 8               | System application                       |    |
| 8.1             | Use cases                                |    |
| 8.2             | Power supply requirement                 |    |
| 8.3             | Ground requirement                       |    |
| 8.4             | ESD requirements                         | 13 |
| 8.5             | Application support                      |    |
| 9               | Register set                             | 13 |
| 9.1             | Register overview                        | 14 |
| 9.2             | I2C registers and descriptions           |    |
| 9.2.1           | Functional registers                     | 14 |
| 10              | Limiting values                          |    |
| 11              | Recommended operating conditions         | 26 |
| 12              | Characteristics                          | 27 |
| 12.1            | Device characteristics                   | 27 |
| 12.2            | USB2 and eUSB2 characteristics           | 29 |
| 12.3            | I2C dynamic/static characteristics       | 32 |
| 12.4            | ADDR pin characteristics                 |    |
| 12.5            | RST_N pin characteristics                |    |
| 13              | Package outline                          |    |
| 13.1            | SOT2074-1 (XQFN12)                       |    |
| 14              | Packing information                      |    |
| 14.1            | SOT2074-1 XQFN12; Reel NDP, SMD, 13"     |    |
|                 | Q1 standard product orientation Ordering |    |
|                 | code (12NC) ending 118                   | 43 |
| 14.1.1          | Dimensions and quantities                |    |
| 14.1.2          | Product orientation                      |    |
| 14.1.3          | Carrier tape dimensions                  |    |
| 15              | Acronyms                                 |    |
| 16              | References                               |    |
| 17              | Revision history                         |    |
|                 | Legal information                        |    |
|                 | =-0                                      |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.