

## 2-1 I<sup>2</sup>C-Bus Controller Selector with Interrupt Logic and Reset

## PCA9541

## **Archived**

このページには、製造中止(生産終了)となった製品の情報が記載されています。本ページに記載されている仕様および情報は、過去の参考情報です。 Last Updated: Oct 11, 2024

The PCA9541 is a 2-to-1 I²C-bus controller selector designed for high reliability dual controller I²C-bus applications where system operation is required, even when one controller fails or the controller card is removed for maintenance. The two controllers (for example, primary and back-up) are located on separate I²C-buses that connect to the same downstream I²C-bus target devices. I²C-bus commands are sent by either I²C-bus controller and are used to select one controller at a time. Either controller at any time can gain control of the target devices if the other controller is disabled or removed from the system. The failed controller is isolated from the system and will not affect communication between the on-line controller and the target devices on the downstream I²C-bus.

Two versions are offered for different architectures. PCA9541/01 with channel 0 selected at start-up and PCA9541/03 with no channel selected after start-up.

The interrupt outputs are used to provide an indication of which controller has control of the bus. One interrupt input (INT IN) collects downstream information and propagates it to the 2 upstream I<sup>2</sup>C-buses (INT0 and INT1) if enabled. INT0 and INT1 are also used to let the previous bus controller know that it is not in control of the bus anymore and to indicate the completion of the bus recovery/initialization sequence. Those interrupts can be disabled and will not generate an interrupt if the masking option is set.

A bus recovery/initialization if enabled sends nine clock pulses, a not acknowledge, and a STOP condition in order to set the downstream I<sup>2</sup>C-bus devices to an initialized state before actually switching the channel to the selected controller.

An interrupt is sent to the upstream channel when the recovery/initialization procedure is completed.

An internal bus sensor senses the downstream I<sup>2</sup>C-bus traffic and generates an interrupt if a channel switch occurs during a non-idle bus condition. This function is enabled when the PCA9541 recovery/initialization is not used. The interrupt signal informs the controller that an external I<sup>2</sup>C-bus recovery/initialization needs to be performed. It can be disabled and an interrupt will not be generated.

The pass gates of the switches are constructed such that the VDD pin can be used to limit the maximum high voltage, which will be passed by the PCA9541. This allows the use of different bus voltages on each pair, so that 1.8 V, 2.5 V, or 3.3 V devices can communicate with 5 V devices without any additional protection.

The PCA9541 does not isolate the capacitive loading on either side of the device, so the designer must take into account all trace and device capacitances on both sides of the device, and pull-up resistors must be used on all channels.

External pull-up resistors pull the bus to the desired voltage level for each channel. All I/O pins are 6.0 V tolerant.

An active LOW reset input allows the PCA9541 to be initialized. Pulling the RESET pin LOW resets the I<sup>2</sup>C-bus state machine and configures the device to its default state as does the internal Power-On Reset (POR) function.

PCA9541 not recommend for new designs - use PCA9541A

## PCA9541BS, PCA9541D, PCA9541PW Block Diagram



| Note: The information on this document is subject to change without notice. |  |
|-----------------------------------------------------------------------------|--|
|                                                                             |  |
|                                                                             |  |
|                                                                             |  |
| www.nxp.com                                                                 |  |

View additional information for 2-1 I<sup>2</sup>C-Bus Controller Selector with Interrupt Logic and Reset.

NXP and the NXP logo are trademarks of NXP B.V. All other product or service names are the property of their respective owners. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. © 2025 NXP B.V.